# A 0.4V, 790µW CMOS low noise amplifier in sub-threshold region at 1.5GHz

Amin Zafarian<sup>1</sup>, Iraj Kalali Fard<sup>2</sup>, Abbas Golmakani<sup>3</sup>, Jalil Shirazi<sup>4</sup>

1- Electrical Engineering Department, Islamic Azad University Branch Of Arak, Iran.

amin\_zafarian@ yahoo.ca

2- Institute of Communication Systems and Data Processing, RWTH Aachen University, Germany.

iraj.kalali@rwth-aachen.de

3- Electrical Engineering Department, Sadjad Institute for Higher Education, Mashhad, Iran.

golmakani@sadjad.ac.ir 4- Electrical Engineering Department, Islamic Azad University Branch Of Gonabad, Iran.

j\_shirazi@iau-gonabad.ac.ir

Received: November 11, 2012 Revised: December 19, 2012 Accepted: February 14, 2013

#### **ABSTRACT:**

A fully integrated low-noise amplifier (LNA) with 0.4V supply voltage and ultra low power consumption at 1.5GHz by folded cascode structure is presented. The proposed LNA is designed in a TSMC 0.18  $\mu$ m CMOS technology, in which all transistors are biased in sub-threshold region. Through the use of proposed circuit for gain enhancement in this structure and using forward body bias technique, a very high figure of merit is achieved, in comparison to similar structures. The LNA provides a power gain of 14.7dB with a noise figure of 2.9dB while consuming only 790 $\mu$ W dc power. Also, impedance matching of input and output of the circuit in its operating frequency is desirable and in the whole bandwidth of the circuit, input and output isolation is below -33dB.

KEYWORDS: Low noise amplifier, folded cascode structure, forward body bias, ultra low power, ultra low voltage.

#### **1. INTRODUCTION**

Increasing demands for mobile wireless systems have stimulated the development of radio frequency integrated circuits (RFICs). Reduction in power dissipation causes battery to last longer in these systems. In applications like wireless medical telemetry, low power consumption plays a significant role. In such applications, the portable device should be able to work with ultra low supply voltage or environment energy such as solar cells. As a result, the power consumption and supply voltage are two essential parameters which should be optimized by the designer [1]. Considering that LNA is a key part in the RF front-end receivers, designing this stage is full of trade-offs between input and output impedance matching, minimum noise figure, appropriate gain, high linearity, and satisfactory isolation between output and input of amplifier. Additionally, in portable systems, optimization and developing a balance between the above mentioned parameters would be more complicated, considering power consumption and supply voltage. One of the restrictions in designing LNAs with low power consumption is threshold voltage (V<sub>t</sub>) of MOSFETs and it has been a serious challenge for manufacturers of semiconductor devices to reduce it [2]. So far, some techniques have been

offered for reducing power dissipation and supply voltage such as biasing transistors in sub-threshold region and applying forward body bias in order to reduce threshold voltage (V<sub>t</sub>) [3-5]. Also, using nonstacking structures such as complementary currentreused structure and folded cascode structure would be effective in reducing supply voltage [6-9], but, on the other hand, in sub-threshold biasing state, the gain of amplifier would decrease and noise figure would increase. Also, in non-stacking structures, there is weak isolation between input and output. Considering the research done into this subject, little research on LNAs has been reported with ultra low supply voltage and ultra low power, simultaneously [7]. In this study, it is attempted to present an LNA with 0.4V supply voltage and 790µW power consumption and high figure of merit by considering all aspects of designing LNAs with ultra low supply voltage and ultra low power consumption.

This paper is organized as follows. In Section II, folded cascode structure is reviewed in brief. In section III, proposed LNA and related topics are introduced. In section IV simulation results are described and compared to other reported LNAs. Section V gives the conclusion.

# 2. LNA WITH FOLDED CASCODE STRUCTURE

Folded cascode structure is one of the conventional structures for designing low noise, low voltage amplifiers (Fig. 1). Transistors M1 and M2 form the first and second stage of this structure, respectively. Inductances  $L_g$  and  $L_s$  are used for impedance matching of input, and inductance-capacitance network ( $L_o$  and  $C_o$ ) of output is employed for impedance matching of output.



Fig. 1. Circuit schematic of folded cascode structure.

Due to the absence of stacking gain stages, it is possible to reduce supply voltage up to the threshold voltage. In addition, it is feasible to slightly reduce threshold voltage by using forward body bias technique [8,9]. Furthermore, in folded cascode structure, parasitic capacitors in drain of the common source transistor (M1) simply resonate with inductance  $L_d$  at the operating frequency and their effect is obviated and reduces noise share of common gate transistor (M<sub>2</sub>) in output.

One of the shortcomings in the above mentioned amplifier structure is its fairy low gain [8]. Particularly in designing amplifiers with ultra low supply voltage and power consumption with transistors in subthreshold region, transconductance of transistors decrease dramatically compared to strong inversion region. The decline in transistors transconductance on the one hand causes a decrease in gain and on the other hand leads to a rise in noise figure of amplifier. The modified structure to overcome the above mentioned problems has been presented in the following section.

#### 3. PROPOSED LNA

Fig. 2 illustrates proposed LNA's schematic circuit. In Fig. (2) capacitors  $C_1$  and  $C_2$  are coupling capacitors and resistor  $R_1$  connects gate of transistor  $M_2$  to the ground in DC mode. In order to reduce power consumption, all transistors are biased in sub-threshold

#### Vol. 2, No. 1, March 2012

region. In this region, current of MOSFETs' drain  $(I_d)$  and their transconductance  $(g_m)$  is given by:

$$I_d = I_0 \exp(\frac{V_{gs}}{\zeta V_t}) \tag{1}$$

$$g_m = \frac{I_0}{\zeta V_t} \exp(\frac{V_{gs}}{\zeta V_t})$$
(2)

Where  $\zeta$  is the nonideal factor, V<sub>gs</sub> is the gate-to-source voltage and V<sub>t</sub> is the threshold voltage of transistor.



Fig. 2. Schematic of proposed LNA.

Forward body bias technique is employed to reduce supply voltage of the circuit and prevent a substantial drop in transistors transconductance in sub-threshold region. Also, to boost amplifier's gain in sub-threshold region, the circuit shown in square in Fig 2 is added to the folded cascode structure by using  $G_m$ -boosting technique [10].

Input signal is amplified by transistor  $M_1$  and then amplified by added stage including transistors  $M_1$  and  $M_2$  and applied to the gate of transistor  $M_4$ . Thus, gateto-source voltage of this transistor increases and leads to an increase in its effective transconductance.

As it can be seen from Fig. 2, transistors  $M_1$  and M<sub>2</sub>, added to folded cascode structure, do not lead to an increase in supply voltage of the circuit. Also, considering that these two transistors consume the same current, and output transconductance of this stage is the result of transconductances of transistors M1 and  $M_2$ , added together ( $g_t=g_{m2}+g_{m3}$ ), it is possible to lower this stage's current consumption by selecting an appropriate width for these two transistors. Therefore, the proportion of power consumption to total transconductance of this stage would be insignificant in comparison to common source and common gate stages. In other words, this stage raises total gain of the circuit with ultra low power consumption. Power consumption of each stage and transistors'

transconductance with 0.4V supply voltage is presented in table I. The length of all transistors is  $0.18\mu m$ .

| Table I. Power consumption of the stages and |
|----------------------------------------------|
| transconductance of transistors              |

|                       | Stage 1<br>(M <sub>1</sub> ) | Stage 2<br>(M <sub>2</sub> & M <sub>3</sub> ) | Stage 3<br>(M <sub>4</sub> ) |  |
|-----------------------|------------------------------|-----------------------------------------------|------------------------------|--|
| Width (µm)            | 46×8                         | 64×8,22×8                                     | 64×8                         |  |
| $P_{DC}(\mu W)$       | 444                          | 176                                           | 168                          |  |
| g <sub>m</sub> (mA/V) | 21                           | 8.5+8.2                                       | 8                            |  |

#### 3.1. Forward body bias technique

Threshold voltage (V<sub>t</sub>) in MOSFETs is defined as:

$$V_{th} = V_{th0} + \gamma (\sqrt{2\varphi_f - V_{bs}} - \sqrt{2\varphi_f})$$
(3)

where  $V_{th0}$  is the threshold voltage when  $V_{bs}=0$ ,  $\gamma$  is the body-effect coefficient,  $\varphi_f$  is the bulk fermi potential,  $V_{bs}$  is the body-to-source voltage. According to equation (3), the threshold voltage can be reduced by applying  $V_b > V_s$  for n-type transistors and  $V_b < V_s$  for p-type transistors.

Fig. 3 demonstrates Simulated threshold voltage (V<sub>th</sub>), drain current (I<sub>d</sub>) and body leakage current (I<sub>body</sub>) of the MOSFET with a forward body bias for n-type transistor where its width is W=46×8µm and length is L=0.18µm. Applied body biasing voltage is much lower than the turn-on voltage of P-N junction between body and source in MOSFETs (0.7). Thus, the body leakage current could then be negligible.

For p-type transistors with similar scaling and biasing conditions, by applying  $V_{body}=0V$ , body leakage current and threshold voltage are  $2\mu A$  and 0.41V, respectively.



Fig. 3. Simulated threshold voltage ( $V_{th}$ ), drain current ( $I_d$ ) and body leakage current ( $I_{body}$ ) of the MOSFET with a forward body bias sweeping from 0 V to 0.6 V.

#### Vol. 2, No. 1, March 2012

#### **3.2.** Circuit analysis

One of important parameters in designing LNAs is noise figure which is significantly affected by input stage. Noise figure in multistage amplifiers is expressed as follows:

$$NF_{tot} = 1 + (NF_1 - 1) + \frac{NF_2 - 1}{A_{p1}} + \dots + \frac{NF_m - 1}{A_{p1} \dots A_{p(m-1)}}$$
(4)

From (4), added stage to folded cascode structure causes gain boosting and consequently improves in noise figure. Due to the use of the inductive degeneration technique, noise and power matching in input can be simultaneously achieved. To have a better understanding of the input matching in first stage, the noise equivalent circuit of the first stage is demonstrated in Fig. 4.



Fig. 4. Small-signal equivalent circuit of the input stage with noise sources.

Where  $\overline{V_{ns}^2}$  represent the mean-square value of the circuit input noise source,  $\overline{i_{ng}^2}$  is the mean-squared value of induced gate noise current, and  $\overline{i_{nd}^2}$  is the mean-squared value of the channel thermal noise current. The expressions of the noise currents in MOSFETs are given by:

$$\mathcal{L}_{nd}^2 = 4KT\gamma g_{d0}\Delta f \tag{5}$$

$$i_{ng}^{2} = 4KT \delta g_{g} \Delta f \tag{6}$$

$$g_{g} = \frac{\omega^{2} C_{gs}^{2}}{5g_{d0}}$$
(7)

In above equations, *K* is Boltzmann constant, *T* is the absolute temperature on the Kelvin scale,  $\gamma$  is a constant with a value of 2/3 for long-channel devices,  $g_{d0}$  is transistor's transconductance when drain-tosource voltage (V<sub>ds</sub>) is zero and  $\Delta_f$  is band width. In (6),  $\delta$  is a constant with a value of 4/3 for long-channel devices. By calculating total output noise current,  $i_{nout,tot}^2$ , in the small-signal equivalent circuits of the input stage, and divide it by output noise current of the

circuit derived from input noise source,  $\overline{i_{nsout}^2}$ , minimum noise figure of the circuit ( $F_{min}$ ), noise resistance ( $R_n$ )and the optimum source impedance ( $Z_{opt}$ ) to reach optimum noise can be derived as follows:

$$R_n = \frac{\gamma}{\alpha g_{m1}} \tag{8}$$

$$F_{\min} = 1 + \frac{2\omega}{\sqrt{5}\omega_T} \sqrt{\gamma \delta (1 - C^2)}$$
<sup>(9)</sup>

$$Z_{opt1} = j(\frac{1}{\omega C_{gs}} - \omega L_s)$$

$$\alpha \sqrt{\frac{\delta}{\frac{\delta}{\frac{\delta}{\frac{\delta}{\delta}}}}}$$
(10)

$$+\frac{\alpha\sqrt{\frac{\delta}{5\gamma(1-|C|^2)}}}{\omega C_{gs}\left[\frac{\alpha^2\delta}{5\gamma(1-|C|^2)}+(1+\alpha|C|\sqrt{\frac{\delta}{5\gamma}})^2\right]}$$

Where  $\alpha = g_{m1}/g_{d0}$  and *C* is a correlation coefficient of gate noise to channel noise and equals to 0.395j for long-channel transistors. Based on small signal analysis, input impedance of first stage can be derived as:

$$Z_{in1} = j(\omega L_s - \frac{1}{\omega C_{gs}}) + \frac{g_m L_s}{C_{gs}}$$
(11)

According to (10) and (11), for simultaneous power and noise matching, the following condition should be met:

$$Z^*_{in1} = Z_{opt1} = Z_s \tag{12}$$

By carefully choosing transistor's parameters, it is possible to make real part of optimum noise impedance equal to real part of input impedance in operating frequency of the circuit.

$$\frac{\alpha \sqrt{\frac{\delta}{5\gamma(1-|C|^2)}}}{\omega_0 C_{gs} \left[\frac{\alpha^2 \delta}{5\gamma(1-|C|^2)} + (1+\alpha|C|\sqrt{\frac{\delta}{5\gamma}})^2\right]} = \frac{g_m L_s}{C_{gs}}$$
(13)

By employing input matching network  $(L_g)$ , according to (12), to have maximum power gain and minimum input return loss, amount of inductances  $L_g$  and  $L_s$  at operating frequency of the circuit can be derived from (14) and (15) by choosing proper size for  $M_1$ . Input source impedance  $(R_s)$  is assumed to be 50 $\Omega$ .

$$L_g = \frac{C_{gs}R_s}{g_m} \tag{14}$$

$$(L_g + L_s)C_{gs}\omega_0^2 = 1$$
 (15)

In scaling of transistors  $M_2$  and  $M_3$  charge carrier mobility in transistor  $(\mu_x)$  should be considered. Considering that electron mobility  $(\mu_n)$  in n-type transistors is 2.5 to 3 times more than hole mobility  $(\mu_p)$  in p-type transistors. Therefore, size of transistor  $M_{\rm 2}$  should be chosen correspondingly larger than transistor  $M_{\rm 3}$  size.

#### 4. SIMULATION RESULTS

The proposed LNA has been simulated by HSPICE RF simulator using  $0.18\mu$ m CMOS process BSIM3 model. Spiral inductors are used as inductors and metal-insulator-metal (MIM) capacitors are used as capacitors in simulation. Characteristics of applied devices in simulation are tabulated in table II.

Table II. Characteristics of applied devices in simulation.

| ie iii characteristics of applied actives in simala |               |  |  |  |  |
|-----------------------------------------------------|---------------|--|--|--|--|
| Devices                                             | Design Values |  |  |  |  |
| M <sub>1</sub>                                      | 46×8µm/0.18µm |  |  |  |  |
| <b>M</b> <sub>2</sub>                               | 64×8µm/0.18µm |  |  |  |  |
| <b>M</b> <sub>3</sub>                               | 22×8µm/0.18µm |  |  |  |  |
| $M_4$                                               | 64×8µm/0.18µm |  |  |  |  |
| L <sub>s</sub>                                      | N=1,R=35µm    |  |  |  |  |
| L <sub>g</sub>                                      | N=5.5,R=125µm |  |  |  |  |
| L <sub>d</sub>                                      | N=4,R=115µm   |  |  |  |  |
| L <sub>1</sub>                                      | N=2,R=125µm   |  |  |  |  |
| L <sub>o</sub>                                      | N=4.5,R=112µm |  |  |  |  |
| C <sub>o</sub>                                      | 0.6pF         |  |  |  |  |

N: Number Of Inductor Turns, R: Inner Radius of Inductor, For All Inductors W=15µm.

Proposed LNA operates with 0.4V supply voltage and consumes 790 $\mu$ W power. Figures 5 and 6 show input reflection coefficient (S<sub>11</sub>) and output reflection coefficient (S<sub>22</sub>), respectively. Noise figure of the circuit (NF) and minimum noise (F<sub>min</sub>) are shown in Fig. 7. It can be seen from Fig. 7 that noise figure of the circuit in frequency of 1.5GHz is very close to F<sub>min</sub> which indicates the desirability of noise matching in input. Gain power (S<sub>21</sub>) and reverse isolation (S<sub>12</sub>) are depicted in Fig. 8 and Fig. 9, respectively. In 1.5GHz, noise figure and power gain are 2.9dB and 14.7dB, respectively. Also, input reflection coefficient is -11dB and output reflection coefficient is less than -20dB. In whole bandwidth of the circuit, isolation is less than -33dB.





In order to evaluate linearity of the proposed LNA, a two-tone test was conducted. For this purpose, two single-tone signals with identical power at the frequencies of 1.5GHz and 1.51GHz were applied to the circuit to measure 1dB compression point and input third order intercept point ,IIP3 (Fig. 10). The 1dB compression point and the input third order intercept point were measured as -11.14dBm and -23dBm, respectively.



To evaluate the performance of LNAs and to draw a better comparison between them, various figures of merit are defined and used. A commonly used figure of merit (FOM<sub>1</sub>) is the ratio of power gain to dc power consumption. Furthermore, it can be extended to include the NF and supply voltage as follows [9]:

$$FOM_2 = \frac{Gain[abs]}{NF[abs]V_{DD}[v].P_{DC}[mW]}$$
(16)

 $FOM_1$  and  $FOM_2$  for proposed LNA are 18.6(dB/mW) and 8.81(V.mW)<sup>-1</sup> respectively. Table III summarizes the performances of the proposed LNA and data included in previously published works for comparison.

#### 5. CONCLUSION

In this paper, an ultra low voltage, ultra low power LNA in  $0.18\mu$ m CMOS technology is presented. By adding proposed circuit for gain boosting (G<sub>m</sub>-boosting stage) to folded cascode structure and using body bias technique, performance of the circuit in sub-threshold region was improved significantly, with only a slight increase in power consumption. Proposed LNA at 0.4V supply voltage and 0.790 $\mu$ W power consumption has a gain of 14.7dB and noise figure of 2.9dB and at the operating frequency, has the desirable input and output impedance matching. Moreover, considering the simulation results, proposed LNA is perfectly suitable for ultra low voltage and ultra low power applications.

#### REFERENCES

- H.-H. Hsieh and L.-H. Lu, "A CMOS 5-GHz micropower lna," in IEEE RFIC Symp. Dig., 2005, pp. 31– 34.
- [2] Yanjie Wang, Zamin Khan, Kris Iniewski, "A 0.65v, 1.9mw CMOS low-noise amplifier at 5GHz", Proceedings of the 9th International Database Engineering & Application Symposium, IEEE 2005, pp. 247 – 251.
- [3] Hanil Lee, Saeed Mohammadi, "A 3GHz subthreshold CMOS low noise amplifier", in proc. IEEE RFIC Symposium, San Francisco, USA, June 2006, pp. 494-497.
- [4] Dake Wu, Ru Huang, Waisum Wong, Yangyuan Wang, "A 0.4v low noise amplifier using forward body bias technology for 5 GHz application", IEEE Microwave and Wireless Companents Letters, vol. 17, no. 7, pp. 543 – 545, July 2007.
- [5] Chieh-Pin Chang, Ja-Hao Chen, Yeong-Her Wang, "A fully integrated 5 GHz low-voltage lna using forward body bias technology", IEEE Microwave And Wireless Components Letters, VOL. 19, NO. 3, pp. 176 - 178, March 2009.
- [6] Hsieh-Hung Hsieh and Liang-Hung Lu, "Design of ultra-low-voltage RF frontends with complementary current- reused architectures", IEEE Trans. on Microwave Theory and Techniques, vol. 55, no. 7, pp. 1445 – 1458, July 2007.
- [7] E.Kargaran, M.Mohammad Kazemi, "Design of 0.5 v, 450 μw CMOS LNA using current reuse and forward body bias technique", in proc. IEEE 5th European Conference on Circuits and Systems for Communications (ECCSC'10), Belgrade, Serbia ,November, 2010, pp. 93 - 96.
- [8] Hsieh-Hung Hsieh, Jih-Hsin Wang, Liang-Hung Lu, "Gain-enhancement techniques for CMOS folded cascode lnas at low-voltage operations", IEEE Transactions On Microwave Theory And Techniques, VOL. 56, NO. 8, pp. 1807 - 1816, August 2008.
- [9] Ehsan Kargaran, Ghazal Nabovati, Mohammad Reza Baghbanmanesh, Khalil Mafmezhad, Hooman Nabovati, "An ultra low voltage ultra high gain cmos LNA using forward body biasing technique", IEEE

54th International Midwest Symposium on Circuits and Systems (MWSCAS), Aug 2011, pp. 1 – 4.

- [10] F.Belmas, F.Hameau, Jean-Michel Fournier, "A low power inductorless LNA with double enhancement in 130nm CMOS", IEEE Journal Of Solid-State Circuits, VOL. 47, NO. 5, pp. 1094 – 1103, May 2012.
- [11] K.Ohsato and T.Yoshimasu, "Internally matched, ultralow dc power consumption CMOS amplifier for I-band personal communications", IEEE Microwave and Wireless Companents Letters, vol. 14, no. 5, pp. 204 – 206, May 2004.
- [12] E. Kargaran, H.Kargaran and H.Nabovati, "A 0.6v ultra-high-gain ultra-low-power cmos lna at 1.5GHz in 0.18μm technology", in Proceeding IEEE 2<sup>nd</sup> International Conference on Computer and Electrical Engineering (ICCEE), Dubai, UAE. December 2009, pp. 123-125.

### Vol. 2, No. 1, March 2012

| Ref.                   | This<br>Work | [9]   | [12] | [5]   | [8]   | [4]   | [3]   | [11] |
|------------------------|--------------|-------|------|-------|-------|-------|-------|------|
| F <sub>0</sub> (GHz)   | 1.5          | 1.5   | 1.5  | 5     | 5.2   | 5.1   | 3     | 1.6  |
| Technology<br>(µm)     | 0.18         | 0.18  | 0.18 | 0.18  | 0.18  | 0.13  | 0.13  | 0.18 |
| V <sub>DD</sub> (v)    | 0.4          | 0.5   | 0.6  | 0.6   | 0.6   | 0.4   | 0.6   | 0.6  |
| Power(mW)              | 0.79         | 2.5   | 2.6  | 0.8   | 1.08  | 1.03  | 0.4   | 1.2  |
| NF(dB)                 | 2.9          | 1.9   | 2.1  | 4.1   | 3.37  | 5.3   | 4.7   | 4.8  |
| S <sub>21</sub> (dB)   | 14.7         | 22    | 23.1 | 10.23 | 10    | 10.3  | 9.1   | 6.4  |
| S <sub>11</sub> (dB)   | -11.5        | -9.5  | -14  | -17.9 | -13.4 | -17.7 | -13   |      |
| S <sub>22</sub> (dB)   | -22          | -9.5  | -14  | -10.6 | -10.6 | -11.4 | -20   |      |
| IIP <sub>3</sub> (dBm) | -11.1        | -12.5 |      | -15   | -8.6  |       | -11   |      |
| FOM <sub>1</sub>       | 18.60        | 8.80  | 8.88 | 12.79 | 9.26  | 10    | 22.75 | 5.33 |
| FOM <sub>2</sub>       | 8.81         | 6.50  | 5.64 | 2.63  | 2.24  | 2.34  | 4.02  | 0.97 |
| Year                   | 2012         | 2011  | 2009 | 2009  | 2008  | 2007  | 2006  | 2004 |

 Table III. Performances summary and comparison of this work and prior published LNAs.