# RESEARCH ARTICLE # Influence analysis of dielectric pocket on ambipolar behavior and high-frequency performance of dual material gate oxide stack -double gate Nano-Scale TFET Melisa Ebrahimnia <sup>1</sup>, Seyed Ali Sedigh Ziabari<sup>2\*</sup>, and Azadeh Kiani-sarkaleh <sup>3</sup> - <sup>1</sup> Department of Electrical Engineering, Rasht Branch, Islamic Azad University, Rasht, Iran - <sup>2</sup> Department of Electrical Engineering, Rasht Branch, Islamic Azad University, Rasht, Iran - <sup>3</sup> Department of Electrical Engineering, Energy and Building Research Center, Rasht Branch, Islamic Azad University, Rasht, Iran #### ARTICLE INFO #### Article History: Received 2021-10-29 Accepted 2022-03-30 Published 2022-06-30 #### Keywords: Dual material, Oxide stack, Dielectric pocket, Double gate TFET, Ambipolar current. #### **ABSTRACT** In this paper, a new Nano-Scale structure of dual material gate oxide stackdouble gate TFET (DMGOS-DG TFET) with the inclusion of the dielectric pocket (DP) is proposed in the drain region. Hence, the gate consists of three parts, named M1, M2, and M3 with work functions of $\phi_{_{ m M1}}, \phi_{_{ m M2}}$ and $\phi_{_{ m M3}}$ respectively. The work function engineering with the gate oxide stack (SiO, as the bottom layer and HfO<sub>2</sub> as the top layer) improves on current, leakage current and ambipolar behavior. In addition, the dielectric pocket (DP) has been used in the drain region to achieve better ambipolar performance. Moreover, it is found that in comparison with the low-k DP (SiO<sub>2</sub>), the presence of the high-k DP (HfO<sub>2</sub>) provides a lower ambipolar current due to the greater depletion width in the drain region. Furthermore, the ambipolar behavior of the DP-DMGOS-DG TFET structure has been investigated by changing the length and thickness of the high-k DP. Finally, the comparative analysis of DMGOS-DGTFET and high-k DP-DMGOS-DG TFET on high-frequency performance reveals that DP inclusion reduces the gate-to-drain capacitance, which leads to the improved cut-off frequency. #### How to cite this article Ebrahimnia M., Sedigh Ziabari S. A., Kiani-sarkaleh A., Influence analysis of dielectric pocket on ambipolar behavior and high-frequency performance of dual material gate oxide stack -double gate Nano-Scale TFET. J. Nanoanalysis., 2022; 9(2): 90-98. DOI: 10.22034/jna.2022.1943631.1277. # INTRODUCTION Low dissipation power and high speed are the main goals in the semiconductor industry that requires device scaling. Continuous downscaling of the feature size of the MOSFET has some problems such as short channel effects and high leakage current [1, 2]. Since the conduction of carriers in MOSFET relies on thermionic injection over the potential barrier, the value of sub-threshold slope (SS) is limited to 60 mv/decade. These problems indicate that MOSFET is not a suitable option for the future design of low-power applications. Hence, the tunnel-field-effect transistor (TFET) is introduced as the best alternative to MOSFET in the Nano-Scale regime. In Nano-Scale TFETs, the transfer of charge carriers from source to channel depends on band-to-band tunneling (BTBT). Because of this, Nano-Scale TFETs offer a steep sub-threshold slope of less than 60 mv/decade and a low Leakage current. Despite these benefits, Nano-Scale TFETs face limitations such as poor on current ( $I_{ON}$ ) and ambipolar conduction [3-9]. So far, many techniques have been proposed to increase $I_{ON}$ . These techniques include the double gate architecture [8-10], strain engineering <sup>\*</sup> Corresponding Author Email: sedigh@iaurasht.ac.ir [11], a p-n-p-n structure with source pocket [12, 13], L-shaped channel TFET [14, 15], band-gap engineering, and gate work function engineering [16]. Moreover, numerous techniques have been proposed to improve ambipolar behavior at negative gate voltage. The overlap and underlap of the gate-drain [17, 18], Gaussian doping in drain region [19, 20], hetero-structure [21, 22], hetero-gate-dielectric [23] are some of the approaches used to reduce ambipolarity. Recently, splitting the drain region to remove ambipolar current has been reported. This method relies on heavy doping in the upper part and light doping in the lower part of the drain region [24-26]. In this work, using dual work function, oxide stack (SiO<sub>2</sub>/HfO<sub>2</sub>) and dielectric pocket, a novel Nano-Scale structure of dual material gate oxide stack-double gate TFET (DMGOS-DG TFET) with the dielectric pocket (DP) based drain region is introduced. Therefore, the work function of the source/drain-side gate segments is less than the work function of the middle gate segment. The lower work function of the gate segment near the source enhances I<sub>ON</sub> due to the increased tunneling rate at the channel-source boundary, whereas the lower work function for the gate segment near the drain limits off current $(I_{OFF})$ and ambipolar conduction due to the reduced tunneling probability at the channel-drain boundary [27, 28]. Then the dielectric pocket is incorporated in the drain region for further suppression of ambipolar conduction. The performance of DP-based TFET for analog/RF applications has been investigated [28-33]. The use of DP in the drain region increases the tunneling barrier width at the boundary between the channel and the drain. This increase in width mitigates ambipolar current. By choosing the proper length, thickness, and dielectric material for the pocket, ambipolar current can be greatly reduced without damaging on current, threshold voltage, and sub-threshold slope. Then the highfrequency performance of DMGOS-DG TFET with and without DP is investigated, which shows that the presence of DP can improve the gate-to-drain capacitance and cut-off frequency. The rest of the paper is organized as follows: Section 2 describes the fundamentals of Nano-Scale DG TFET. Section 3 elaborates the proposed device structure and the simulation method. Section 4 discusses the simulation results. Finally, in Section 5, the main findings of the results are summarized. Fig. 1. Schematic view of Nano-Scale DG TFET. # FUNDAMENTALS OF NANO-SCALE TFET Nano-Scale TFET is a P-I-N structure in Nano-dimensions. The doping types of the drain and source regions are opposite in a TFET. For the N-type TFET, the source is P+-doped while the drain is N+-doped. For the P-type TFET, The types of doping of the drain and source regions are reversed. The channel can be an intrinsic or lightly doped P-type or N-type semiconductor. In the N-and P-type TFET, the dominant carriers in the channel region are electrons and holes, respectively [8, 9]. In this section, we described the Nano-Scale double gate TFET (DG TFET) in detail. # Basic Structure Fig. 1 shows the basic structure of the Nano-Scale DG TFET. The device behaves as the N-type TFET. For suppression of ambipolar behavior, the doping source is considered higher than the drain doping. High doping in the source region is essential to increase the on current. The silicon body thickness is assumed to be small to improve $I_{ON}$ . The double-gate structure in the Nano-Scale DGTFET improves gate control on the channel [34, 35]. The device design parameters are given in Table 1. # Qualitative Behavior The qualitative behavior of Nano-Scale DG TFET is described by energy band profile and transfer characteristics. Fig. 2(a) and (b) show the energy band profile of Nano-Scale DG TFET in the OFF and ON states. The TFET is in the OFF-state when the gate voltage is zero. It can be seen from Fig. 2(a) that the source valence band is not Fig. 2. Energy band profile (a) OFF state (b) ON state of Nano-Scale DG TFET. Table 1. Design parameters of Nano-Scale DG TFET. | Parameter | value | | |---------------------------------------|-------------------------------------|--| | Source doping | 1×10 <sup>20</sup> cm <sup>-3</sup> | | | Drain doping | $5 \times 10^{18} \text{cm}^{-3}$ | | | Channel doping | $1 \times 10^{17} \text{cm}^{-3}$ | | | Channel length | 50 nm | | | HfO <sub>2</sub> gate oxide thickness | 3nm | | | Gate work function | 4.5 eV | | | silicone body thickness | 10 nm | | Fig. 3. Transfer characteristics of Nano-Scale DG TFET. aligned with the channel conduction band. In the OFF state, electrons in the channel conduction band tend to transfer to the drain region. However, since the doping source is P-type, very few electrons can be transferred from the source to the channel. This leads to a very low OFF current. When the gate voltage sufficiently increases, the source valence band is aligned with the channel conduction band, as shown in Fig. 2(b). As a result, electrons can tunnel from the source to the channel. The gate voltage at which this alignment of the valence band and conduction band occurs is the beginning of the ON state of the device. Fig. 3 shows the transfer characteristics of Nano-Scale DG TFET. It is clear from the figure that the I<sub>OFF</sub> is very low under $V_{gs}$ =0 V. As $V_{gs}$ increases, current boosts due to the narrowing of the tunneling barrier. The I<sub>ds</sub>-V<sub>gs</sub> curve obtained in Fig. 3 is in close agreement with the results reported in [9]. # PROPOSED DEVICE STRUCTURE AND SIMULATION METHOD Fig. 4 depicts the schematic view of DMGOS-DG TFET with the presence of the dielectric pocket (DP) in the drain region. The stacked oxide is composed of SiO<sub>2</sub> and HfO<sub>2</sub>. Furthermore, the gate separated into three segments, called tunneling gate (M1), control gate (M2), and auxiliary gate (M3) with work functions $\phi_{M1}$ , $\phi_{M2}$ , and $\phi_{M3}$ under lengths L1 = 15 nm, L2 = 20 nm, and L3 = 15 nm, respectively. The work functions of the tunneling gate and the auxiliary gate are the same ( $\phi_{M1}$ = $\phi_{M3} = 4$ eV) which are less than the control gate work function ( $\phi_{M2} = 4.4 \text{ eV}$ ). For single material gate oxide stack-double gate TFET (SMGOS-DG TFET), the work function of the entire gate is equal to 4.4 eV. The thickness of the siliconbased body is 10 nm. The length of the source, channel, and drain regions is assumed to be 50 nm. The doping concentrations of P+ source and N<sup>+</sup> drain regions are considered to be 1×10<sup>20</sup> cm<sup>-3</sup> Fig. 4. Schematic view of DP-DMGOS-DG TFET. Table 2. Design parameters of DP-DMGOS-DG TFET. | Parameter | value | |-----------------------------------------|-------| | DP length (L <sub>DP</sub> ) | 30 nm | | DP thickness (T <sub>DP</sub> ) | 3 nm | | Dielectric constant of HfO2 | 25 | | Dielectric constant of SiO <sub>2</sub> | 3.9 | | SiO <sub>2</sub> gate oxide thickness | 1nm | | HfO2 gate oxide thickness | 1nm | and $5\times10^{18}$ cm<sup>-3</sup>, respectively. The channel region has a lowly doped P-type with a concentration of $1\times10^{17}$ cm<sup>-3</sup>. Details of other parameters are given in Table 2. All simulations are performed using the Silvaco-Atlas simulator. Due to the band-to-band tunneling process in TFET, it is necessary to select the non-local BTBT model to investigate changes in the electric field at any point in the tunneling area. The band-gap narrowing model has also been used to investigate the effect of high doping in the source and drain regions. In addition to the models mentioned, the Shockley-Read-Hall recombination model, auger recombination model, and electric field and concentration-dependent mobility have also been used to achieve exact simulation results. #### **RESULTS AND DISCUSSION** DC Characteristics In this section, the effect of dual work function and dielectric pocket on the DC performance of the device is investigated. Fig. 5 shows that the DMGOS-DG TFET provides a higher on current, lower off current, and improved ambipolar conduction compared to SMGOS-DG TFET. Enhancing Fig. 5. Comparison of transfer characteristics between SMGOS-DG TFET, DMGOS-DG TFET, low-k DP-DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. the on current is due to the lower tunneling gate work function $(\phi_{M1})$ , which narrows the tunneling barrier at the channel-source interface. While the lower auxiliary gate work function $(\phi_{M3})$ expands the tunneling barrier at the channeldrain interface, which degrades off current and ambipolar conduction. Furthermore, the presence of the dielectric pocket (DP) in the drain region of DMGOS-DG TFET expands the tunneling barrier at the channel-drain interface, leading to a further reduction of ambipolarity without changing the on current. As can be observed from Fig. 5, the choice of a high-k material (HfO<sub>2</sub>) for the pocket results in lower ambipolarity for $V_{gs}$ < -0.4 V compared to the low-k material (SiO<sub>2</sub>). Fig. 6(a) and (b) exhibit the energy band profile of SMGOS-DG TFET, DMGOS-DG TFET, and low/high-k DP-DMGOS-DG TFET in ON and ambipolar states. As shown in Fig. 6(a), the inclusion of DP in the drain region does not change the tunneling width at the channelsource interface. In consequence, the DMGOS-DG TFET has the same on current with and without DP. It is also evident from Fig. 6(b) that tunneling width at the channel-drain junction is maximum when the high-k material is embedded in the drain region of the DMGOS-DG TFET. Fig. 7 shows the lateral electric field profile of all four structures in the ambipolar state. It can be noticed from the figure that due to the presence of the dielectric pocket, the fringing field in the vicinity of the channel-drain junction is wider. Furthermore, the inclusion of the high-k material causes a greater depletion width in the drain region compared to low-k material. Therefore, high-k DP-DMGOS-DG TFET reduces the tunneling of Fig. 6. Comparison of energy band profile (a) ON state (b) ambipolar state between SMGOS-DG TFET, DMGOS-DG TFET, low-k DP-DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. Fig. 7. Comparison of lateral electric field among SMGOS-DG TFET, DMGOS-DG TFET, low-k DP-DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. Fig. 8. Comparison of space charge density among SMGOS-DG TFET, DMGOS-DG TFET, low-k DP-DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. carriers due to the largest depletion width in the drain region and the lowest value of field peak at the channel-drain junction. As a result, the minimum ambipolarity is obtained by the presence of the high-k material in the drain region. For further analysis, the space charge density of different structures is plotted in Fig. 8. It can be observed that high-k DP-DMGOS-DG TFET has more space charge width in the drain region compared to other structures. Hence enlargement of barrier width occurs at the channel-drain tunneling junction, which eventually leads to a lower $I_{amb}$ . Therefore, DMGOS-DG TFET with high-k DP (HfO2) can be introduced as the proposed structure. The comparative performance of the proposed high-k DP-DMGOS-DG TFET with other structures is shown in Table 3. Effect of Lenght and Thickness of High-k Dielectric Pocket In this section, the effect of changing the length and thickness of the dielectric pocket on the transfer characteristics of high-k DP-DMGOS-DG TFET is analyzed. Fig. 9(a) shows that when the DP length ( $L_{\rm DP}$ ) changes from 0 to 30 nm, the ambipolar current decreases from 5.87 × 10<sup>-11</sup> to 4.19× 10<sup>-14</sup> A/µm. The reduction in I amb is consistent with increasing the pocket length up to 30 nm, and for $L_{\rm DP}$ > 30 nm, more reduction is not observed. The ambipolarity dependence on $L_{\rm DP}$ can be better investigated from Fig. 9(b) by comparing the energy band profiles for different pocket lengths. As the high-k DP length increases to 30 nm, the tunneling barrier width in the channel-drain interface is expanded. Consequently, the ambipolar current Table 3. Performance comparison of SMGOS-DG TFET, DMGOS-DG TFET, low-k DP-DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. | Parameter | SMGOS-DG TFET | DMGOS-DG TFET | low-k DP-DMGOS-DG TFET | high-k DP-DMGOS-DG TFET | |-------------------------------|------------------------|------------------------|------------------------|-------------------------| | I <sub>ON</sub> (A/μm) | 1.99×10 <sup>-7</sup> | 1.22×10 <sup>-5</sup> | 1.22×10 <sup>-5</sup> | 1.22×10 <sup>-5</sup> | | Ioff (A/µm) | $1.51 \times 10^{-16}$ | $1.65 \times 10^{-17}$ | $1.63 \times 10^{-17}$ | $1.63 \times 10^{-17}$ | | $I_{amb}\left(A/\mu m\right)$ | $1.44 \times 10^{-9}$ | 5.87×10 <sup>-11</sup> | $5.51 \times 10^{-12}$ | $4.19 \times 10^{-14}$ | | $V_{th}(V)$ | 0.58 | 0.31 | 0.31 | 0.31 | | SS (mV/dec) | 35.2 | 20.1 | 20.1 | 20.1 | Fig. 9. (a) Transfer characteristics (b) energy band profile of high-k DP-DMGOS-DG TFET with different length of DP. Fig. 10. (a) Transfer characteristics (b) energy band profile of high-k DP-DMGOS-DG TFET with different thickness of DP. is reduced. The widening of the barrier is mainly due to the increase in the depletion width on the drain side. As can be noticed from Fig. 10(a) that the ambipolar conduction is decreased gradually with increasing the DP thickness ( $T_{\rm DP}$ ) from 0 to 3 nm, and for $T_{\rm DP} > 3$ nm, there is no remarkable change in ambipolar behavior. The energy band profile for different pocket thicknesses is plotted in Fig. 10(b). It is clear from the figure that the tunneling barrier at the channel-drain interface expands with increasing thickness, which reduces ambipolar conduction. Furthermore, inserting the dielectric pocket in the drain region is ineffective in the tunneling rate of carriers at the channel-source interface. Therefore, the on current is constant with changing the pocket dimensions. © <u>•</u> a Fig. 11. Comparison of (a) trans conductance (b) gate-to-source/drain capacitance (c) cut-off frequency between DMGOS-DG TFET, and high-k DP-DMGOS-DG TFET. High-Frequency Performance Analysis In this section, the effect of the high-k dielectric pocket on the high-frequency parameters of DMGOS-DG TFET is investigated in detail. Fig. 11(a) compares the transconductance $(g_m)$ of DMGOS-DG TFET with and without high-k DP under different $V_{gs}$ . As expected, there is no difference between the two structures in $g_m$ because the DP inclusion near the channel-drain junction does not change the tunneling distance between the source valence band and the channel conduction band in the ON state. Fig. 11(b) shows the variety of gate-to-source capacitance $(C_{gs})$ and gate-to-drain capacitance $(C_{gd})$ versus $V_{gs}^{gs}$ for DMGOS-DG-TFET with and without high-k DP. Since the inversion layer is not formed on the drain side at the lower $V_{gs}$ values, both the capacitances $C_{gs}$ and $C_{gd}$ are only comprised of parasitic capacitances. But when the value of $V_{gs}$ increases, first the inversion layer is created on the drain side, and then with further increase in $V_{gs}$ , it is extended towards the source. As a result, C begins to increase at higher $V_{gs}$ . Meanwhile, $C_{gs}$ is mainly compact. is mainly composed of parasitic capacitance and with increasing gate voltage, no notable change in its value is observed [31, 32]. Furthermore, it is obvious from Fig. 11(b) that the value of C in DMGOS-DG TFET is unchanged with the DP application, while the value of $C_{gd}$ decreases with the presence of DP. The reason for this decrease is the depletion region is created by DP. One of the most basic RF parameters is the cutoff frequency ( $f_T$ ), computed as [36] $$f_T = \frac{g_m}{2\pi(C_{gs} + C_{gd})} \tag{1}$$ The variation of $f_T$ versus $V_{gs}$ for DMGOS-DG TFET with and without high-k DP is shown in Fig. 11(c). Since both the $g_m$ and $C_{gs}$ parameters are independent of the DP effect on DMGOS-DG TFET, $f_T$ is dependent only on $C_{gd}$ . Thus, high-k DP-DMGOS-DG TFET offers a higher cut-off frequency under higher gate voltage due to $C_{gd}$ reduction. # **CONCLUSION** In this paper, a novel structure of dual material gate oxide stack-double gate TFET (DMGOS-DG TFET) is proposed with the presence of the dielectric pocket (DP). A stacked gate oxide with the work function engineering is applied to increase the on current, reduce the off current, and improve the ambipolar behavior. Furthermore, the DP inclusion in the drain region of the DMGOS-DG TFET is suppressed ambipolar conduction without affecting $I_{\rm on}$ , SS, and $V_{\rm th}$ . It is demonstrated that the use of high-k DP (HfO $_{\rm 2}$ ) provides the ambipolar current of 4.19× $10^{-14}$ A/µm at $V_{\rm gs}=$ -1V, which is less than that of low-k DP (SiO $_{\rm 2}$ ). The length and thickness of the high-k dielectric material are then optimized to achieve the minimum ambipolarity. Additionally, the study of the high-frequency performance of DMGOS-DG TFET with and without high-k DP illustrates that the DP effect improves the cut-off frequency by decreasing $C_{\rm gd}$ , while it is ineffective on $g_{\rm m}$ and $C_{\rm gs}$ . #### CONFLICT OF INTEREST The authors declare no conflicts of interest. #### REFERENCES - S. Bangsaruntip, G. M. Cohen, A. Majumdar, J. W. Sleight, Universality of short-channel effects in undoped-body silicon nanowire MOSFETs, IEEE Elect. Dev. Lett. 31(2010) 903-905. https://doi.org/10.1109/LED.2010.2052231 - [2] M. T. Bohr, I. A. Young, CMOS scaling trends and beyond, IEEE Micro. 37 (2017) 20–29. <u>https://doi.org/10.1109/MM.2017.4241347</u> - [3] U.E. Avci, D.H. Morris, I.A. Young, Tunnel field effect transistors: prospects and challenges, IEEE J. Elect. Dev. Soc. 3 (2015) 88–95. https://doi.org/10.1109/JEDS.2015.2390591 - [4] S. Strangio, P. Palestri, D. Esseni, L. Selmi, F. Crupi, S. Richter, Q. -T. Zhao, S. Mantl, Impact of TFET unidirectionality and ambipolarity on the performance of 6T SRAM cells, IEEE J. Elect. Dev. Soc. 3 (2015) 223–232. https://doi.org/10.1109/ JEDS.2015.2392793 - [5] R. Meshkin, S. A. S. Ziabari, A. R. Jordehi, Representation of an engineered double-step structure SOI-TFET with linear doped channel for electrical performance improvement: a 2D numerical simulation study, Semicond. Sci. Technol. 35 (2020) 065006. https://https://doi.org/10.1088/1361-6641/ ab7e02 - [6] F. Khorramrouz, S. A. S. Ziabari, A. Heydari, An innovative method for estimating optimal gate work function and dielectric constant of a nanoscale DG-TFET based on analytical modeling of tunneling length in ambipolar, Off and ON states, J. Nanoanalysis.7 (2020) 192-202. <a href="https://doi.org/10.22034/JNA.2020.1881749.1166">https://doi.org/10.22034/JNA.2020.1881749.1166</a> - [7] H. Lu and A. Seabaugh, Tunnel field-effect transistors: state-of-the-art, IEEE J. Elect. Dev. Soc. 2 (2014) 44–49. <a href="https://doi.org/10.1109/JEDS.2014.2326622">https://doi.org/10.1109/JEDS.2014.2326622</a> - [8] K. Boucart, A. M. Ionescu, Length scaling of the double gate tunnel FET with a high-k gate dielectric, Solid State. Elect. 51 (2007) 1500–1507. <a href="https://doi.org/10.1016/j.sse.2007.09.014">https://doi.org/10.1016/j.sse.2007.09.014</a> - [9] K. Boucart, A. M. Ionescu, Double-gate tunnel FET with high-k gate dielectric, IEEE Trans. Elect. Dev. 54 (2007) 1725–1733. https://doi.org/10.1109/TED.2007.899389 - [10] M. G. Bardon, H. P. Neves, R. Puers and C. Van Hoof, Pseudo-two-dimensional model for double-gate tunnel - FETs considering the junctions depletion regions, IEEE Trans. Elect. Dev. 57 (2010) 827-834. <a href="https://doi.org/10.1109/TED.2010.2040661">https://doi.org/10.1109/TED.2010.2040661</a> - [11] S. Saurabh, M. J. Kumar, Impact of strain on drain current and threshold voltage of nanoscale double gate tunnel field effect transistor: theoretical investigation and analysis, Jpn. J. Appl. Phys. 48 (2009) 064503. https://doi.org/10.1143/ IJAP.48.064503 - [12] D. B. Abdi, M. J. Kumar, In-built N+ pocket p-n-p-n tunnel field-effect transistor, IEEE Elect Dev. Lett. 35 (2014) 1170–1172. https://doi.org/10.1109/LED.2014.2362926 - [13] H.-Y. Chang, B. Adams, P.-Y. Chien, J. Li, J. C. S. Woo, Improved subthreshold and output characteristics of source-pocket Si tunnel FET by the application of laser annealing, IEEE Trans. Elect. Dev. 60 (2013) 92–96. https:// doi.org/10.1109/TED.2012.2228006 - [14] Z. Yang, Tunnel Field-Effect Transistor With an L-Shaped Gate, IEEE Elect.Dev. Lett. 37 (2016) 839-842. <a href="https://doi.org/10.1109/LED.2016.2574821">https://doi.org/10.1109/LED.2016.2574821</a> - [15] S. W. Kim, J. H. Kim, T. K. Liu, W. Y. Choi, B. Park, Demonstration of L-Shaped Tunnel Field-Effect Transistors, IEEE Trans. Elect. Dev. 63 (2016) 1774-1778. <a href="https://doi.org/10.1109/TED.2015.2472496">https://doi.org/10.1109/TED.2015.2472496</a> - [16] B. R. Raad, K. Nigam, D. Sharma, and P. N. Kondekar, Performance investigation of bandgap, gate material work function and gate dielectric engineered TFET with device reliability improvement, Superlatt. Microstruct. 94 (2016) 138–146. https://doi.org/10.1016/j.spmi.2016.04.016 - [17] D. B. Abdi, M. J. Kumar, Controlling ambipolar current in tunneling FETs using overlapping gate-on-drain, IEEE J. Elect. Dev. Soc. 2 (2014) 187-190. <a href="https://doi.org/10.1109/JEDS.2014.2327626">https://doi.org/10.1109/JEDS.2014.2327626</a> - [18] J. Madan, R. Chaujar, Gate drain underlapped-PNIN-GAA-TFET for comprehensively upgraded analog/RF performance, Superlatt. Microstruct. 102 (2017) 17–26. https://doi.org/10.1016/j.spmi.2016.12.034 - [19] K. Nigam, S. Gupta, S. Pandey, P. N. Kondekar, Controlling the ambipolarity and improvement of RF performance using Gaussian drain doped TFET, Int. J. Electron. 105 (2018) 806–816. <u>https://doi.org/10.1080/00207217.2017.1</u> 409807 - [20] S. Ahish, D. Sharma, Y. B. N. Kumar, M. H. Vasantha, Performance enhancement of novel InAs/Si hetero doublegate tunnel FET using Gaussian doping, IEEE Trans. Elect. Dev. 63 (2016) 288–295. <a href="https://doi.org/10.1109/TED.2015.2503141">https://doi.org/10.1109/TED.2015.2503141</a> - [21] H. Aghandeh, S. A. S. Ziabari, Gate engineered heterostructure junctionless TFET with Gaussian doping profile for ambipolar suppression and electrical performance improvement, Superlatt. Microstruct. 111(2017) 103–114. https://doi.org/10.1016/j.spmi.2017.06.018 - [22] R. M. I. Abadi, S. A. S. Ziabari, Representation of type I heterostructure junctionless tunnel field effect transistor for high-performance logic application, Appl. Phys. A. 122 (2016) 616. <a href="https://doi.org/10.1007/s00339-016-0151-3">https://doi.org/10.1007/s00339-016-0151-3</a> - [23] W. Y. Choi, W. Lee, Hetero-gate-dielectric tunneling field-effect transistors, IEEE Trans. Elect. Dev. 57 (2010) 2317–2319. https://doi.org/10.1109/TED.2010.2052167 - [24] A. Shaker, M. El Sabbagh, M. M. El-Banna, Influence of drain doping engineering on the ambipolar conduction and high-frequency performance of TFETs, IEEE Trans. Elect. Dev. 64 (2017) 3541-3547. <a href="https://doi.org/10.1109/TED.2017.2724560">https://doi.org/10.1109/TED.2017.2724560</a> J. Nanoanalysis., 9(2): 90-98, Spring 2022 - [25] S. Sahoo, S. Dash, S. R. Routray, G. P. Mishra, Impact of drain doping engineering on ambipolar and high-frequency performance of ZHP line-TFET, Semicond.Sci. Technol. 35 (2020) 065003. https://doi.org/10.1088/1361-6641/ab7ce7 - [26] M. Ebrahimnia, S.A. S. Ziabrai, A. K. Sarkaleh, A design of improved nanoscale U-Shaped TFET by energy band modification for high performance digital and analog/ RF applications. Int. J. Nano Dimens. 12 (2021) 279-292. https://doi.org/10.22034/IJND.2021.681127 - [27] S. Kumar, E. Goel, K. Singh, B. Singh, P. K. Singh, K. Baral, S. Jit, 2-D analytical modeling of the electrical characteristics of dual-material double-gate TFETs with a SiO<sub>2</sub>/HfO<sub>2</sub> stacked gate-Oxide structure, IEEE Trans. Elect. Dev. 64 (2017) 960-968. https://doi.org/10.1109/TED.2017.2656630 - [28] Dharmender, K. Nigam, Low-K dielectric pocket and workfunction engineering for DC and analog/RF performance improvement in dual material stack gate oxide double gate TFET, Silicon. 13 (2021) 2347–2356. https:// doi.org/10.1007/s12633-020-00822-6 - [29] Upasana, R. Narang, M. Saxena, M. Gupta, Investigation of dielectric pocket induced variations in tunnel field effect transistor, Superlatt. Microstruct. 92 (2016) 380–390. https://doi.org/10.1016/j.spmi.2016.02.013 - [30] Upasana, R. Narang, M. Saxena, M. Gupta, Exploring the applicability of well optimized dielectric pocket tunnel transistor for future low power applications. Superlatt. Microstruct. 126 (2019) 8-16. <a href="https://doi.org/10.1016/j.spmi.2018.12.005">https://doi.org/10.1016/j.spmi.2018.12.005</a> - [31] C. K. Pandey, D. Dash, S. Chaudhury, Improvement in analog/RF performances of SOI TFET using dielectric pocket, Int. J. Electron. 107 (2020), 1844-1860. https://doi. org/10.1080/00207217.2020.1756439 - [32] C. K. Pandey, D. Dash, S. Chaudhury, Impact of dielectric pocket on analog and high-frequency performances of cylindrical gate-all-around Tunnel FETs, ECS J. Solid State. Sci. Technol. 7 (2018) 59–66. <a href="https://doi. org/10.1149/2.0101805jss">https://doi. org/10.1149/2.0101805jss</a> - [33] C. K. Pandey, D. Dash, S. Chaudhury, Approach to suppress ambipolar conduction in tunnel FET using dielectric pocket, Micro Nano Lett. 14 (2019) 86–90. <a href="https://doi.org/10.1049/mnl.2018.5276">https://doi.org/10.1049/mnl.2018.5276</a> - [34] S. Saurabh and M. J. Kumar, Estimation and compensation of process induced variations in nanoscale tunnel field effect transistors (TFETs) for improved reliability, IEEE Trans. Dev. Mat. Rel. 10 (2010) 390–395. https://doi.org/10.1109/ TDMR.2010.2054095 - [35] S. Saurabh and M. J. Kumar, Novel attributes of a nanoscale dual material gate tunnel field effect transistor, IEEE Trans. Elect. Dev. 58 (2011) 404–410. <a href="https://doi.org/10.1109/TED.2010.2093142">https://doi.org/10.1109/TED.2010.2093142</a> - [36] M. R. U. Shaikh, S. A. Loan, Drain-engineered TFET with fully suppressed ambipolarity for high-frequency application, IEEE Trans. Elect. Dev. 66 (2019)1628-1634. https://doi.org/10.1109/TED.2019.2896674