Future Generation of Communication and Internet of Things (FGCIOT)

Journal homepage: http://fgciot.semnaniau.ac.ir/

(Research paper)

# 30 GHz Bandwidth 0.18µm-CMOS Cascaded Differential Distributed Amplifiers

# Massomeh Ghaleh Agha Babaei, Majid Babaeinik<sup>\*1</sup>

Department of Electrical Engineering, Semnan Branch, Islamic Azad University Semnan, Iran babaei.masi@gmail.com, m.babaeinik@semnaniau.ac.ir

#### Article Info

Article History: Received Revised Accepted

Keywords: Cascaded, Differential Distributed, Amplifiers, pseudodifferential topology

\*Corresponding Author's Email Address: m.babaeinik@semnaniau.ac.ir

#### Abstract

One of the most important things in designing modern telecommunication systems is the need to increase data transfer speeds. Increasing the transmission speed requires a wider bandwidth and work in a higher frequency range, and this has led to more attention to broadband circuits. For applications with a bit rate of 40 Gb/s, the bandwidth required for the amplifier is 28GHz. For this purpose, in this paper, 30GHz broadband amplifiers are designed. In this paper, 5 amplifiers with distributed cascade pseudo-differential topology with cascade classes of 2 to 6 stages in which there is only one gain cell in each floor are designed. The proposed circuits were implemented in RF\_CMOS 0.18  $\mu$ m technology and simulated in ADS software. The compromise of the parameters is in favor of the 4-stage amplifier. In this amplifier, the voltage gain in the 30GHz bandwidth is 25dB, while other scattering parameters are below 10dB. Power consumption is 162mW and chip area is 0.74mm2 and noise figure is 5dB, which are good results compared to other designs.

# Introduction

With the increasing demand for the capacity of optical telecommunication systems, the demand for sending data has increased from 10Gb/s (for PDH transmission systems) to 40Gb/s (SDH transmission systems) and even higher than 100 Gb/s. In urban communication, the data rate of 40 Gb/s (SDH systems) is used, which depending on the type of modulation that is done on the line, the number of different channels can be defined. [1]

It is shown that the optimal bandwidth for the transmission impedance amplifier is approximately 0.7 times the bit rate of the system. Therefore, for SONET OC-768 applications with a bit rate of 40 Gb/s, the bandwidth required for the amplifier is 28GHz. [2]

Therefore, an amplifier with a bandwidth of 30GHz is used as a broadband amplifier in the receiver of an optical transmission system.

The methods and designs that are used in the design

of broadband amplifiers are as follows: compensator matching method, active matching method, feedback amplifier, TIS/TAS amplifier, balanced amplifier and Distributed Amplifier (DA). Table 1 shows a comparison of broadband amplifiers. As can be seen, the distributed amplifier has major advantages such as high bandwidth, compared to other broadband amplifiers, while optimally maintaining other parameters of the broadband amplifier.

<sup>&</sup>lt;sup>1</sup>Corresponding author: Majid Babaeinik, m.babaeinik@semnaniau.ac.ir

| Table1: comparison of wideban | d amplifier approach |
|-------------------------------|----------------------|
|-------------------------------|----------------------|

| Topolo<br>gy                     | BW           | Gain                                          | Impeda<br>nce<br>matchi<br>ng                                 | Stability                                                                     | Noise              | Outpu<br>t<br>Power                           | Power<br>consum<br>ption | Area                |
|----------------------------------|--------------|-----------------------------------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------|-----------------------------------------------|--------------------------|---------------------|
| Resistiv<br>e<br>matchi<br>ng    | Mode<br>rate | Low                                           | Tradeof<br>f with<br>gain<br>and<br>noise                     | Very High                                                                     | High               | limited<br>by the<br>output<br>resista<br>nce | Modera<br>te             | Very<br>comp<br>act |
| Active<br>matchi<br>ng           | High         | High                                          | Good                                                          | can be<br>critical in<br>non-<br>differenti<br>al circuits<br>and<br>feedback | Low                | Limite<br>d                                   | High                     | comp<br>act         |
| TIS-TAS                          | High         | Moder<br>ate                                  | Good                                                          | Good                                                                          | Moder<br>ate       | Moder<br>ate                                  | Modera<br>te             | Very<br>comp<br>act |
| Balance<br>d<br>amplifi<br>er    | Mode<br>rate | Low<br>due to<br>losses<br>of<br>couple<br>rs | Good -<br>depend<br>ing on<br>the<br>coupler<br>bandwi<br>dth | Good                                                                          | Relativ<br>ely low | Good                                          | Modera<br>te             | Large               |
| Distribu<br>ted<br>amplifi<br>er | Very<br>High | Low<br>but<br>can be<br>cascad<br>ed          | Good                                                          | High                                                                          | Relativ<br>ely low | Good                                          | Very<br>High             | Very<br>large       |

Due to the advantages of distributed amplifiers, they can be used as broadband amplifiers for the mentioned purposes.

#### I. Distributed amplifiers (DA)

Reducing the effect of transistor capacitors on Tshaped lines is a major goal of DA amplifiers in order to increase amplifier bandwidth. Figure 1 shows the arrangement of a DA amplifier with artificial lines, which is the most common type.



Figure 1: Schematics of DA amplifier with artificial lines

The values Zod and Zog are the characteristic

impedance of the drain and gate lines, respectively. To obtain the impedance matching, these impedance characteristics are obtained as follows:

$$Z_{0d} = \sqrt{\frac{L_d}{C_d + \frac{C_{ds}}{l_d}}} \quad ; \quad Z_{0g} = \sqrt{\frac{L_g}{C_g + \frac{C_{gs}}{l_g}}}$$

The power gain is obtained as follows:

$$G_{P} = \frac{1}{4} n^{2} g_{m}^{2} R_{0g} R_{0d} e^{-2n\alpha_{g}(\omega)} \frac{1}{1 - \left(\frac{\omega}{\omega_{c}}\right)^{2}}$$

Where  $\alpha g$  is the line propagation coefficient,  $\omega c$  is the cutoff frequency and Zi $\pi$  is the line image impedance. In this case, artificial transmission line is lossless and the gain and cut-off frequency can be obtained as:

$$|A_{\nu}| = \frac{1}{2} n g_m Z_{0d}$$
$$f_c = \frac{1}{\pi \sqrt{l_g C_g}} = \frac{1}{\pi \sqrt{l_d C_d}} = \frac{1}{\pi Z_0 C_0}$$

Many studies have been done on distributed amplifiers, some of which are categorized in the table 2, [3-16].

| Table2: comparison of distributed amplifier topology |                 |                       |                |  |  |  |
|------------------------------------------------------|-----------------|-----------------------|----------------|--|--|--|
| Μ                                                    | ethod           | Advantage Disadvantag |                |  |  |  |
|                                                      |                 |                       | Increase       |  |  |  |
| Incr                                                 | reasing<br>gain |                       | power          |  |  |  |
|                                                      |                 | Increase gain         | consumption    |  |  |  |
|                                                      |                 |                       | and reduce     |  |  |  |
|                                                      |                 |                       | bandwidth      |  |  |  |
|                                                      |                 |                       | It is often    |  |  |  |
|                                                      |                 |                       | considered     |  |  |  |
| 6                                                    | scodo           | Increase              | as part of the |  |  |  |
| Ca                                                   | Cascolle        | bandwidth             | design to      |  |  |  |
|                                                      |                 |                       | improve        |  |  |  |
|                                                      |                 |                       | performance    |  |  |  |
|                                                      |                 |                       | Increase       |  |  |  |
| Ca                                                   | iscade          | Increase gain         | power          |  |  |  |
|                                                      |                 |                       | consumption    |  |  |  |
|                                                      | Matrix DA       |                       | Increase       |  |  |  |
|                                                      |                 |                       | power          |  |  |  |
| Ma                                                   |                 | Increase gain         | consumption    |  |  |  |
| IVIG                                                 |                 | increase gain         | and increase   |  |  |  |
|                                                      |                 |                       | circuit        |  |  |  |
|                                                      |                 |                       | dimensions     |  |  |  |
|                                                      |                 |                       | Increase       |  |  |  |
| CM                                                   |                 | Increase gain         | power          |  |  |  |
|                                                      | Μςδα            | and                   | consumption    |  |  |  |
| CI                                                   | 15071           | bandwidth             | and increase   |  |  |  |
|                                                      |                 | banamatin             | circuit        |  |  |  |
|                                                      |                 |                       | dimensions     |  |  |  |
| HPDA                                                 |                 | EMC less than         | Lack of high   |  |  |  |
|                                                      | IPDA            | the LP                | bandwidth      |  |  |  |
|                                                      |                 | structure             |                |  |  |  |
| DA based                                             |                 | Achieve lower         | Reduction of   |  |  |  |
|                                                      | on              | impedances            | bandwidth      |  |  |  |

| integrated  | at input and   | by            |  |  |  |
|-------------|----------------|---------------|--|--|--|
| transformer | output         | transformer   |  |  |  |
|             |                | inductors     |  |  |  |
|             | Improve        | Increase chip |  |  |  |
| אחח         | handwidth      | area and      |  |  |  |
| DDA         | nerformance    | power         |  |  |  |
|             | performance    | consumption   |  |  |  |
|             | Provides the   | Increase      |  |  |  |
| DDA with    | conditions for | power         |  |  |  |
| active      | using the DDA  | consumption   |  |  |  |
| balloon     | topology       | and reduce    |  |  |  |
|             |                | bandwidth     |  |  |  |
| PDDA        | increasing     | Low voltage   |  |  |  |
|             | bandwidth      | gain          |  |  |  |
| DA with     | Improved       | Low voltage   |  |  |  |
| Darlington  | bandwidth      | gain          |  |  |  |
|             | Gradual        | Output        |  |  |  |
| Tapered DA  | decrease in    | matching      |  |  |  |
|             | impedance      |               |  |  |  |
|             | Compensation   | Increase      |  |  |  |
| DA with     | for the effect | power         |  |  |  |
| negative    | of series      | consumption   |  |  |  |
| resistance  | resistors at   | and increase  |  |  |  |
|             | high           | chip level    |  |  |  |
|             | trequencies    | ·             |  |  |  |
|             |                | Increase      |  |  |  |
| DA WITH     | increasing     | power         |  |  |  |
| capacitance | bandwidth      | consumption   |  |  |  |
|             |                | and increase  |  |  |  |
|             |                | chip level    |  |  |  |

#### **Circuit Design**

Differential amplifier, due to its advantages, can provide suitable performance parameters for the amplifier, including bandwidth gain performance. In general, the advantages of differential amplifier are as follows: high voltage gain, differential input, good bias stability, suitable parameters for placement inside the chip, low noise, DC amplifier, and appropriate bandwidth. So differential amplifiers can be a good choice for gain cells in distributed amplifiers

Figure 2 shows the design of DA amplifier structure with pseudo differential amplifier. In this circuit, the m1 and m2 are differential pair and m3 is a current source for biasing transistors m1 and m2. This amplifier has been designed and simulated in TSMC 0.18- $\mu$ m RF-CMOS technology



Figure 2: Schematics of PDDA, and small signal circuit of PDA

The voltage gain of PDA is given by [4].

$$\frac{V_{O}}{V_{i}} \approx \frac{g_{m2}(g_{m1} + SC_{gs1})}{\left[\frac{1}{r_{d1}} + S(C_{gs1} + C_{gs2}) + \frac{1}{r_{d2}} + g_{m1}\right]} (r_{d2} \parallel Z_{D})$$
  
If  $g_{m1} = g_{m2} = g_{m}$ ;  $r_{d2} >> Z_{D}$  and  $\frac{1}{r_{d1}} + \frac{1}{r_{d2}} <<$ 

 $g_{m1}$ Then

 $A_V(0) \approx g_m \cdot Z_D$ 

The S parameter for pseudo differential amplifier is given by

$$[S]_{PDA} = \begin{bmatrix} 1 & 0\\ \frac{2g_{m1}g_{m2}}{g_{m1} + g_{m2}} & 1 \end{bmatrix}$$

For cascaded pseudo distributed differential amplifier (CPDDA), which consist of m cascaded PDDA with n stages, the voltage gain is obtained as [5]:

$$\left|A_{\nu(0)}\right|_{cascade} = \left(\frac{1}{2}ng_m R_{0d}\right)^n$$



Figure3: cascaded pseudo distributed differential amplifier (m-Stages)

In our proposed circuit as shown in Figure 3, each DA

consists of only one amplifier cell, so n = 1. But the numbers of m distributed amplifiers are cascaded.

$$\left|A_{\nu(0)}\right|_{cascade} = \left(\frac{1}{2}g_m R_{0d}\right)^r$$

In this paper, circuits with m = 2 to m = 6 are designed and simulated.

# Simulation

The 5 CPDDA with 2 to 6 cascaded PDDA are designed in CMOS technology and simulated by ADS software in TSMC-0.18 $\mu$ m-RF design kit. Figure 4 shows CPDDA (2-Stages cascade) in TSMC\_RF\_CMOS 0.18 $\mu$ m. Other amplifiers have the same parameters and only the number of cascaded stages is different.



Figure 4: CPDDA (2-Stages cascade) in TSMC\_RF\_CMOS 0.18µm

# Future Generation of Communication and Internet of Things (FGCIOT)

Journal homepage: http://fgciot.semnaniau.ac.ir/

The results of all 5 CPDDA are investigated and compared. As can be seen in this amplifier S21 is differing from 12dB to 38dB with 30GHz bandwidth for 2 to 6 cascaded stages. The frequency response is flat in the number of cascade stages 2 to 4, but when the cascade stages are greater than 4, the frequency response will not be flat.



Figure 5: S21 for CPDDA (2 to 6 Stages cascade)

The results of other scattering parameters of this amplifier are shown in Figure 6. However, all amplifiers have acceptable results, but the 4 to 6 cascade amplifiers have better scattering parameters than 2 and 3 cascade amplifiers.





Figure 6: S11, S12, and S21 for CPDDA (2 to 6 Stages cascade) Stability factor and Noise figure for CPDDA (2 to 6

Stages cascade) are shown in figure 7. All amplifiers are stable and have a similar noise figure of 5dB.



Figure 7: Stability factor and Noise figure for CPDDA (2 to 6 Stages cascade)

Table3: Performance of the last reported DAs and this work

| Refere | Ga  | В    | S1    | S2    | N  | Pd  | Ar   | Techno  |
|--------|-----|------|-------|-------|----|-----|------|---------|
| nces   | in  | W    | 1     | 2     | F  | с   | ea   | logy    |
|        | (d  | (G   | (d    | (d    | (d | (m  | (m   | 0,      |
|        | B)  | Hz)  | B)    | B)    | B) | Ŵ)  | m    |         |
|        |     |      | •     | •     |    |     | 2)   |         |
| [4]    | 6.4 | 0-   | <-    | <-    | 4. | 11  | 0.2  | 0.18    |
|        |     | 40   | 16    | 12    | 2  | 5   | 7    | μm      |
|        |     |      |       |       | 7  |     |      | CMOS    |
| [5]    | 10  | 0-   | <-    | <-    | 4. | 23  | 0.5  | 0.18    |
|        |     | 40   | 12    | 10    | 6  | 0   | 8    | μm      |
|        |     |      |       |       |    |     |      | CMOS    |
| [6]    | 29. | 7.5  | < -   | < -   | 2. | 61  | -    | 0.13    |
|        | 4   |      | 8     | 10    | 9  |     |      | μm      |
|        |     |      |       |       | 3  |     |      | CMOS    |
| [9]    | 10. | 36.  | < -   | < -   | 3. | 28. | 0.6  | 90 nm   |
|        | 7   | 4    | 10    | 4.    | 8  | 8   | 7    | CMOS    |
|        |     |      |       | 6     |    |     |      |         |
| [10]   | 14  | 3-   | < -   | < -   | 1. | 26  | -    | 0.13    |
|        |     | 10   | 18    | 18    | 9  |     |      | μm      |
|        |     |      |       |       | 5  |     |      | CMOS    |
| [11]   | 24  | 33   | < -   | < -   | 6. | 23  | 0.8  | 0.18    |
|        |     |      | 10    | 10    | 5- | 8   | 3    | μm      |
|        |     |      |       |       | 7. |     |      | CMOS    |
|        |     |      |       |       | 5  |     |      |         |
| [12]   | 25  | 1.5  | < -   | < -   | 6. | 17  | 0.8  | 0.18    |
|        |     | -    | 10    | 10    | 5- | 6   | 6    | μm      |
|        |     | 35.  |       |       | 8  |     |      | CMOS    |
|        |     | 5    |       |       |    |     |      |         |
| [13]   | 10. | 0-   | -     | -     | 3. | 29  | -    | 0.18    |
|        | 5   | 10.  |       |       | 2  |     |      | μm      |
|        |     | 5    |       |       |    |     |      | CMOS    |
| [14]   | 17. | 1.5  | < -   | < -   | 3. | 46. | -    | 0.18    |
|        | 1   | -    | 11    | 10    | 5  | 85  |      | μm      |
|        |     | 8.2  |       | .1    | 2  |     |      | CMOS    |
| This   | 12  | 1-   | < -   | < -   | 5  | 81  | 0.3  | 0.18    |
| work-  |     | 31   | 8     | 8     |    |     | 7    | μm      |
| 2Stage |     |      |       |       |    |     |      | CMOS    |
| This   | 19  | 1-   | < -   | < -   | 5  | 12  | 0.5  | 0.18    |
| work-  |     | 31   | 10    | 8     |    | 2   | 6    | μm      |
| 3Stage |     |      |       |       |    |     |      | CMOS    |
| This   | 25  | 1-   | < -   | < -   | 5  | 16  | 0.7  | 0.18    |
| work-  |     | 31   | 10    | 10    |    | 2   | 4    | μm      |
| 4Stage |     |      |       |       |    |     |      | CMOS    |
| This   | 30  | 1-   | < -   | < -   | 5  | 20  | 0.9  | 0.18    |
| work-  |     | 31   | 10    | 10    |    | 3   | 6    | μm      |
| 5Stage |     |      |       |       |    |     |      | CMOS    |
| This   | 38  | 1-31 | < -10 | < -10 | 5  | 244 | 1.13 | 0.18 µm |
| work-  |     |      |       |       |    |     |      | CMOS    |
| 6Stage |     |      |       |       |    |     |      |         |

The comparison results of this design with other designs presented in other articles are summarized in the table 3. With the results obtained from this table, it can be seen that the proposed 4-cascaded amplifier has a good and optimum performance.

### Conclusion

In this paper, distributed amplifiers were introduced

as broadband amplifiers. Distributed pseudodifferential cascade amplifier was introduced and various designs for high bandwidth and high gain were presented and simulated.

The 5 CPDDA with 2 to 6 cascaded stages were designed and simulated by ADS software in TSMC-0.18µm-RF design kit and the results were reviewed and compared.All amplifiers were stable and had a bandwidth of 30GHz and had acceptable parameters S11, S12, S22. Increasing the number of cascade stages of amplifiers leads to an increase in voltage gain but also increases power consumption and chip area. An optimal choice is a CPPDA with 4 cascading stages. In this amplifier, the parameters S11 and S22 are less than -10dB. The noise figure is 5, the power consumption is 162mW and the chip area is 0.74mm2.

#### References

1-D. M. A. K. a. Y. T. Oleg Bondarev, "A line of 4 - 40 GHz GaAs Low Noise Medium," 2018 11th German Microwave Conference (GeMiC), (2018).

2-M. Jinno, "Elastic Optical Networking: Roles and Benefits," Journal of Lightwave Technology, vol. 35, no. 5, pp. 1116-1124, (2017).

3- a. M. I. E. Kambiz K. Moez, "CMOS Distributed Amplifiers: An Integrated Solution for Broadband Optical and Wireless Communication Applications," in Second IFIP International Conference on Wireless and Optical Communications Networks, Dubai, 2005.

4-M. Babaeinik, M. Dousti, M.B. Tavakoli, A High Bandwidth (DC-40 GHz) Pseudo Differential Distributed Amplifier in 0.18- $\mu$ m RF CMOS. Journal of Circuits, Systems, and Computers. 26, 1750191 (2017)

5- M. Babaeinik, M. Dousti, M.B. Tavakoli, Analysis and Design of High Gain-Bandwidth CMOS Distributed Amplifier Utilizing a Cascaded Pseudo Differential Distributed Amplifier, Journal of Circuits, Systems, and Computers. 30, 2150005, (2021)

5-M. Zakerhaghighi, A. Hakimi, A Novel Topology of Variable Gain Distributed Amplifier in 0.13μm CMOS Technology for UWB Applications. Journal of Microelectronics, Electronic Components and Materials 44, 75-83 (2014).

7- G. T. C. C. D. Fritsche, "A Trimmable Cascaded Distributed Amplifier With 1.6 THz Gain-Bandwidth Product," IEEE Transaction on Terahertz Science and Technology, vol. 5, no. 6, p. 3, (2015).

3-K. Kawahara, Y. Umeda, K. Takano, Design of an Area-Efficient Differential Distributed Amplifier Based on the Theory of Differential Transmission Lines, 2021 IEEE International Symposium on Circuits and Systems (ISCAS), (2021).

9-K. Mæland, K. Gjertsen Kjelgard, T. Sverre Lande, CMOS distributed amplifiers for UWB radar. Paper presented at the Circuits and Systems (ISCAS), IEEE International Symposium on Lisbon, Portugal (2015).

10-G. Piccinni, C. Talarico, paper presented at the Synthesis, Modeling, Analysis and Simulation Methods and Applications to Circuit Design (SMACD), 2016 13th International Conference on Lisbon, Portugal, (2016).

11-J. Chih Kao, P. Chen, P.C. Huang, H. Wang, A Novel Distributed Amplifier with High Gain, Low Noise, and High Output Power in 0.18- $\mu$ m CMOS Technology. IEEE Transactions on Microwave Theory and Techniques 61, 1533-1524 (2013).

12-Huang, T.-Y., Y.-H. Lin, J.-H Cheng, J.-C. Kao, T.-W. Huang, and H. Wang, A High-Gain Low-Noise Distributed Amplifier with Low DC Power in O.I8- $\mu$ m CMOS for Vital Sign Detection Radar, in Microwave Symposium (IMS), IEEE MTT-S International (2015).

13-J.-F. Chang, Y.-S. Lin, DC ~ 10.5 GHz complimentary metal oxide semiconductor distributed amplifier with RC gate terminal network for ultra-wideband pulse radio systems. Microwaves, Antennas & Propagation, IET 6, 127 (2012).

14-J.-F. Chang, Y.-S. Lin, A High-Performance Distributed Amplifier Using Multiple Noise Suppression Techniques. IEEE Microwave and Wireless Components Letters, 21, 495 (2011)

15- C.Min Hsu; Y. Wang; H. Wang, A 14-91 GHz Distributed Amplifier in 65-nm CMOS, 2020 IEEE Asia-Pacific Microwave Conference (APMC), (2020)

16- Shailesh, G.Srivastava , S. Kumar, A State-of-the Art Review on Distributed Amplifiers, Wireless Personal Communications volume 117, 1471–1525 (2021)