# Overview of low-voltage low-power design techniques and design of a low-voltage low-Power low-noise operational amplifier

Saber Izadpanah Tous<sup>1</sup>, Mahmoud Behroozi, Hooman Nabovati and Vahid RRAsadpour Department of Electrical Engineering, Sadjad Institute of higher Education, Mashhad, Iran Email: s.izadpanah220@sadjad.ac.ir

Received: January 12, 2013

Revised: May 5, 2013

Accepted: May 10, 2013

## **ABSTRACT:**

In this paper an overview of circuit techniques dedicated to design low-power low-voltage is presented. These techniques (a) dynamic threshold voltage MOSFET (DTMOS) (b) bulk-driven and (c) current-driven bulk (CDB) are applied to design low-power low-voltage and low-noise CMOS operational amplifier (op amp) using sub-threshold region of MOSFET for bio-medical instrumentation operating with a 0.6 V supply. The operational amplifier is designed and simulated using TSMC 0.18µm CMOS technology. With DTMOS technique, the open loop gain is 60.51 dB, the unity gain-bandwidth (UGBW) is 12.08 kHz, phase margin is 52.3 degree and power consumption is 53.21 nW. With bulk-driven technique, the open loop gain is 49.04 dB, the unity gain-bandwidth is 3.32 kHz, phase margin is 71.96 degree and power consumption is 53.3 nW. With CDB technique, the open loop gain is 53.54 dB, the unity gain-bandwidth is 19 kHz, phase margin is 50 degree and power consumption is 55.79 nW. DTMOS technique provides high open loop gain, CDB technique provides high unity gain-bandwidth and bulk-driven technique provides better phase margin. Also DTMOS technique has less input-referred noise than the other methods.

**KEYWORDS:** Bulk-driven, Current-driven bulk, CDB, DTMOS, Low-power, Low-voltage, Low-noise, Operational amplifier, Op amp, Sub-threshold.

## **1. INTRODUCTION**

In the past few years with the rapid growth of market for portable devices such as cell phones, portable computers and medical electronic implant devices, design of analog integrated circuits at low-power with high performance has become an extremely important issue.

Low-power op amp can be used as bio-potential amplifier. The basic purpose of a bio-potential amplifier is to amplify and filter the extremely weak bio-potential signals. The challenges of designing a bio-potential amplifier for bio-medical devices are high CMRR, low-noise for high signal quality and low-power dissipation. In bio-medical field low-power op amp require small bandwidth.

Reduction of threshold voltage is necessary for low-power low-voltage operation, so various techniques have been proposed for low-power low-voltage analog integrated circuits design. A MOSFET can be operated at a lower-voltage by forward biasing the source-bulk junction (bulk-driven technique). This approach has been used to design a low-power low-voltage CMOS operational amplifier, but with increasing forward body-bias, the leakage current increases significantly. The DTMOS technique in 1994 (Assaderaghi et al) is proposed to overcome the drawback in a forward-biased MOSFET [1]-[3]. This technique can be used in connection with the back-gate forward-bias technique in designing low-power low-voltage analog, digital and mixed signal CMOS integrated circuits. The current-driven bulk technique was first proposed in 2001 (T. Lehmann and M. Cassia). This technique is an efficient and robust method to achieve the maximum allowable forward biasing, without having large parasitic currents flowing in the well or in the substrate [4], [5].

Several papers have been focused on design of operational amplifier and CMOS operational transconductance amplifier (OTA) based on DTMOS, bulk-driven and CDB techniques. (a) DTMOS technique, in [6]-[9] the authors presented a novel class AB op amp for low-voltage (1 V) applications. In [10] the authors proposed an ultra-low-voltage ultra-low-power operational transconductance for biomedical applications. In [11] the authors presented a 0.8 V class-AB linear OTA for high-frequency applications. In [12] a novel input stage for low-voltage low-power and low-noise operational amplifier has been described. (b) bulk-driven technique, in [13] 0.5 V ultra-low-power OTA is presented. In [14] a novel

0.9 V OTA with dual bulk-driven input stage is introduced. In [15] 1 V low-power op amp is proposed. (c) CDB technique, in [4], [16] 1 V CMOS cascade amplifier is presented. In [17] a 1 volt rail-to-rail input range amplifier has been proposed. In [18] a gain-enhanced high-speed single-stage class-AB low-power op amp is presented.

The organization of this paper is as follows. In Section 2, the low-power low-voltage techniques are presented. In section 3, the sub-threshold operation is discussed. The structure of designed op amp is described in Section 4. The simulations results are provided in Section 5 and finally the conclusion is given.

## 2. LOW-POWER TECHNIQUES

An effective method for reducing power consumption is reduction the power supply voltage. A constraint to implementing digital and analog circuits at low-voltage is the threshold voltage. The minimum supply voltage is usually required to be at least equal to [5]:

$$V_{min} = V_{thm} + V_{thm}$$
(1)

Where  $V_{\text{th},n}$  and  $V_{\text{th},p}$  are the threshold voltage of the n-type and of the p-type transistors.

#### 2.1. Dynamic Threshold voltage MOSFET (DTMOS)

DTMOS technique is the best idea for reduction threshold voltage. The DTMOS technique reduces the transistor off-state leakage current and also reduces the threshold voltage during on-state ( $V_{Ba} > 0$ ) according to below equation [19]:

$$V_{th} = V_{th0} + \lambda \left( \sqrt{|2\phi_{f} - V_{BiB}|} - \sqrt{|2\phi_{f}|} \right) \quad (2)$$

Where  $V_{BS}$  is the source-bulk voltage,  $V_{th0}$  the threshold voltage for  $V_{BS} = 0$ ,  $\lambda$  is body effect factor with an approximate value between 0.3 to 0.4  $\sqrt{V}$ , and  $\mathcal{O}_{\mathbf{f}}$  is Fermi potential with a typical value in the range of 0.3- 0.4 V [19].

In DTMOS technique, the bulk is tied to its own gate as shown in Fig. 1.



Fig. 1. Dynamic threshold MOSFET device [20].

This technique is limited to very low supply voltage. It cannot be applied to a circuit with a supply voltage over 0.8V. To apply this technique over a wide-voltage supply range, a reverse-biased MOS diode is inserted to suppress body leakage current. However, in a large complex chip with many transistors, this leakage current would become significant [21].

## 2.2. Bulk-driven

Bulk-driven technique was first proposed in 1987 (Guzinski et al) to overcome the threshold voltage [22]. Operating the MOS through the bulk-terminal allows the design of much low-supply voltage circuits. The operation of a bulk-driven MOSFET is similar to a JFET as shown in Fig. 2. The characteristics of the bulk-driven MOS can be summarized as, (1) large input common-mode range, (2) the small signal transconductance  $\mathfrak{Smb}$  can even be larger than the MOSFET transconductance  $\mathfrak{Sm}$  and (3) high input impedance [5].



Fig. 2. Bulk-driven MOS transistor and its equivalent JFET.

There are some drawbacks between bulk-driven devices compared to gate-driven devices. (1) Because of smaller transconductance, which results in higher input-referred noise. (2) The ground-connected gate terminals of the input pair will pick up any noise generated by the negative power supply. Therefore, the power supply rejection has poor performance. (3) Because of smaller control capacitance of the depletion layer, larger parasitic capacitance to the substrate, which results in lower  $\mathbf{f_T}$  [23].

$$f_{T,Bulk-driven} = \frac{8mb}{2\pi (C_{SB} + C_{DB} + C_{B-sub})}$$
(3)

$$\mathbf{f}_{\mathbf{T},\mathbf{Gate}-\mathbf{defrem}} = \frac{\mathbf{gmb}}{2\pi\mathbf{C}_{\mathbf{GS}}} \quad (4)$$

## 2.3. Current-Driven Bulk (CDB)

Current driven-bulk technique that shown in Fig. 3 can be used to achieve low- power and low-voltage design. CDB as a technique to reduce the threshold voltage of MOS transistor in standard CMOS technology. This technique consists of a MOS with the bulk terminal connected to a current source.



Fig. 3. (a) PMOS current-driven bulk, (b) Layout [4].

Injecting a current into the bulk in NMOS would change the acceptor concentration (Na), which in turn, causes a decrease in the threshold voltage of NMOS. Same understanding is valid for PMOS and donor concentration by extracting an electron from bulk [24]. The relationship between threshold voltage and acceptor concentration in NMOS can be expressed using the following equations:

$$\mathbf{Q}_{\mathbf{B}\mathbf{0}} = \sqrt{2\mathbf{q}_{\mathbf{N}\mathbf{A}} \cdot \boldsymbol{\varepsilon}_{\mathbf{s}\mathbf{i}} \left| -2\boldsymbol{\varphi}_{\mathbf{f}} \right|} \quad (5)$$

$$V_{th0} = \varphi_{ms} - 2\varphi_{f} - \frac{Q_{S0}}{C_{ox}} - \frac{Q_{ox}}{C_{ox}} - \frac{Q_{i}}{C_{ox}}$$
(6)

Where  $Q_{B0}$  is the negative charge under the gate, q is the electron charge,  $\varepsilon_{B1}$  is the permittivity of the silicon,  $Q_{MB}$  is the work function difference between the gate material and substrate,  $C_{OM}$  is the gate-oxide capacitance,  $Q_{OM}$  is the equivalent positive oxide charge and  $Q_1$  is the total interface charge.

The CDB technique adds a set of unwanted effects which might limit the applicability of this technique, (1) lowering of output impedance, (2) increasing impact of parasitic capacitances, (3) unknown parasitic bipolar gain and (4) increasing transistor noise [5].

## 3. SUB-THRESHOLD OPERATION

Operation of the MOS device in sub-threshold region is very important when low power circuits are desired. When the Vcs in the MOS transistor is less than the threshold voltage (Vn), the MOSFET works in sub-threshold region. The drain current ID of a MOS transistor in sub-threshold region is based on the channel diffusion current and can be given by (7), when referred to source voltage [10].

$$I_{\rm D} = I_{\rm S} \left( \frac{W}{L} \right) \exp \left( q \frac{V_{\rm SS} - V_{\rm th}}{n K T} \right) \left[ 1 - \exp \left( - q \frac{V_{\rm DS}}{K T} \right) \right]$$
(7)

Where  $I_{\mathbf{S}}$  is the characteristic current, *T* is the absolute temperature, *n* is the slope factor, *K* is the Boltzmann constant and *q* **j k** the charge of the electron or hole.

If  $\sqrt{\mathbf{D}}$  and  $\sqrt{\mathbf{q}}$  then the transistor will be saturated in sub-threshold region. The transconductance  $\mathbf{g}_{m}$  can be found as presented in (8), which is a function of current Ids and factor (9) [10].

Vol. 2, No. 2, June 2013

$$g_{m} = q \frac{I_{D}}{nKT} \quad (8)$$

There is linear relationship between transconductance and current. Also transconductance is independent of device geometry. But in strong inversion relationship between transconductance and current is square law and also function of device geometry.

## 4. LOW-POWER LOW-VOLTAGE AND LOW-NOISE OPERATIONAL AMOLIFIER

In this paper, low-power low-voltage techniques have been applied on the low-noise op amp which proposed in [25]. The schematic of this op amp that shown in Fig. 4(a) is a modified version of a standard folded-cascode topology while working at sub-threshold region. Fig. 4(b) to 4(d) shows one typical application of a PMOS DTMOS, PMOS bulk-driven and PMOS current-driven bulk as in a differential pair.

The op amp in Fig. 4(a) is biased such that the currents of the transistors in the folded branch M7-M12 are only a small fraction of the current in the input differential pair transistors M1 and M2. Bias currents of M5 and M6 are provided through the use of the bias circuit formed by Mb2, Mc2 and Mc3. The current sources Mbl, Mb2 are cascoded to improve their output impedances and thereby ensure accurate current scaling. The source-degenerated current mirrors formed by Mc3, M5 and M6 and resistors R1 and R2 set the currents in M5 and M6 such that the currents in M7 and M8 are a small fraction of the currents in M1 and M2. The benefits of using source-degenerated current sources are, (1) the noise from resistors is mainly thermal noise while NMOS current sources contribute a large amount of 1/f noise unless they are made with very large area and (2) the noise contributions from the source-degenerated current sources are mainly from the resistors and can be made much smaller than the noise contributions from MOS transistors operating at the same current level. The input-differential pair is made with large-area PMOS transistors, which have lower noise than similarly-sized NMOS transistors in most CMOS processes

To have low input-referred noise, the transconductance  $\mathbb{G}_{\mathbf{m}}$  (near  $\mathbb{S}_{\mathbf{m}1}$ , the  $\mathbb{S}_{\mathbf{m}}$  of M1) of the op amp needs to be maximal for a given current level [25], [26]. Therefore, M1 and M2 need to have large W/L ration. The  $\mathbb{G}_{\mathbf{m}}$  is calculated by:

$$\mathbf{G}_{\mathrm{m}} = \mathbf{g}_{\mathrm{m1}} \cdot \left( \frac{\mathbf{G}_{\mathrm{g};\mathrm{F}}}{\mathbf{G}_{\mathrm{g};\mathrm{F}} + \mathbf{G}_{\mathrm{d};\mathrm{G}}} \right) \left( \frac{\mathbf{G}_{\mathrm{g};\mathrm{F};\mathrm{o};\mathrm{1}}}{1 + \mathbf{G}_{\mathrm{g};\mathrm{S};\mathrm{F};\mathrm{o};\mathrm{1}}} \right) \quad (9)$$

Where,

$$G_{e7} = \frac{g_{e7} + \frac{1}{r_{e7}}}{1 + \frac{1}{g_{m11}}} (10)$$



Fig. 4. (a) Schematic of the op amp circuit, Differential pair: (b) DTMOS PMOS (c) Bulk-driven PMOS (d) CDB PMOS.

$$G_{sS} = \frac{S_{sS} + \frac{1}{r_{vS}}}{1 + \frac{1}{(r_{vS}(G_{sT} + G_{dS}))}}$$
(12)

Where  $g_{si}$  and  $r_{oi}$  are the incremental source admittance of  $M_i$  with its drain at incremental ground, and the output resistance of  $M_i$ , respectively.

The input-referred noise of the op amp is given by:

$$\overline{V_{a}^{2}} = \frac{1}{g_{m1}^{2}} \left( \frac{4KTg_{m1}}{\kappa} + \frac{8KT}{R_{1}} + \frac{16}{3}KTg_{m11} \right)$$
(13)

Where  $\kappa$  (kappa) is the gate coupling coefficient which represents the coupling of the gate to the surface potential [27]:

$$\kappa = \frac{C_{ax}}{C_{ax} + C_{dep}} \quad (14)$$

Where **Cdep** is the depletion capacitance. In modern CMOS processes, kappa ranges between 0.6 and 0.8.

## 5. SIMULATION RESULTS

The described op amp is designed in sub-threshold region using TSMC  $0.18\mu m$  CMOS technology with 0.6 V power supply and under 10pF load. The size of each transistor in the op amp is shown in Table 1.

**T 1 1 0** 

| I able | 1. | Size | 01 | transistors. |
|--------|----|------|----|--------------|
|        |    |      |    |              |

**C** .

. .

| Transistor    | W/L (μm/μm)              |
|---------------|--------------------------|
| M1-M2         | 1200/2.8                 |
| M3-M4         | 400/2.8                  |
| M5-M6         | 30.4/4.5                 |
| M7-M8         | 9.8/7.3                  |
| M9-M10        | 3.5/2.2                  |
| M11-M12       | 4.5/2.1                  |
| Mb1, Mb2      | 11/2.8, 14/4.6           |
| Mc1, Mc2, Mc3 | 11/2.8, 14/4.6, 30.4/4.5 |
| М             | 14/4.6                   |

Typical Op amp performance such as power consumption, open loop gain, phase margin, unity-gain bandwidth, input-referred noise, power supply rejection

ratio (PSRR) and common mode signal rejection ratio (CMRR), etc. have been simulated at TT corner for all techniques. Simulation results for AC analysis for gain and phase plot vs. frequency is shown in Fig. 5. According to this figure, with DTMOS technique, the open loop gain is 60.51 dB, the unity gain-bandwidth is 12.08 kHz and phase margin is 52.3 degree, with bulk-driven technique, the open loop gain is 49.04 dB, the unity gain-bandwidth is 3.32 kHz and phase margin is 71.96 degree and with CDB technique, the open loop gain is 53.54 dB, the unitygain-bandwidth is 19 kHz and phase margin is 50 degree.



Fig. 5. Simulated open loop gain and phase margin.

The CMRR of the op amp which shown in Fig. 6 for DTMOS, bulk-driven and CDB techniques is 114.6 dB, 118.6 dB and 103.8 dB respectively. The bulk-driven technique has a better CMRR than other techniques.



## Fig. 6. Simulated CMRR.

The PSRR of the op amp which shown in Fig. 7 for DTMOS, bulk-driven and CDB techniques is 78.37 dB, 67.03 dB and 70.85 dB respectively. The DTMOS technique showed a better PSRR than other techniques.



Fig. 7. Simulated PSRR.

The simulated input-referred voltage noise performance of the circuit is shown in Fig. 8. With DTMOS technique the input-referred noise is 40.58 pV/ $\sqrt{Hz}$  at 1 Hz and 0.177 pV/ $\sqrt{Hz}$  at 100 Hz, with bulk-driven technique the input-referred noise is 600.6 pV/ $\sqrt{Hz}$  at 1 Hz and 2.57 pV/ $\sqrt{Hz}$  at 100 Hz and with CDB technique the input-referred noise is 70.8 pV/ $\sqrt{Hz}$  at 1 Hz and 0.32 pV/ $\sqrt{Hz}$  at 100 Hz.



Fig. 8. Simulated input-referred noise.

Table 2 shows a comparison with other low-voltage low-power and low-noise operational amplifiers. To evaluate this work a figure of merit (FoM) is defined as [10]:

## 6. CONCLUSION

The design of an ultra-low-power ultra-low-voltage and ultra-low-noise, high performance operational amplifier in a 0.18 µm CMOS process using low-power

low-voltage techniques at sub-threshold region with 0.6 V power supply is reported in this paper. The simulation results show with DTMOS technique open loop gain is 60.51 dB and unity-gain bandwidth is 12.08 kHz, with bulk-driven technique, the open loop gain is 49.04 dB and the unity gain-bandwidth is 3.32 kHz and with CDB technique, the open loop gain is 53.54 dB and the unity gain-bandwidth is 19 kHz. Power consumption in three techniques approximately is 54 nW. The low gain and unity-gain bandwidth disadvantages of the bulk-driven technique are circumvented by employing DTMOS technique or

## Vol. 2, No. 2, June 2013

CDB techniques. However bulk-driven technique has a better phase margin and CMRR than other techniques.

The DTMOS technique is useful for biomedical application, because this technique has less input-referred noise. As a conclusion, we can say that DTMOS and CDB techniques are very suitable to design low-power low-voltage and low-noise circuits, especially for medical applications.

| Table 2. Com | parison | between | operational | amplifiers. |
|--------------|---------|---------|-------------|-------------|
|--------------|---------|---------|-------------|-------------|

|                      | Process<br>(μm) | V <sub>dd</sub><br>(V) | Power<br>(nW) | Gain<br>(dB) | Phase<br>margin<br>(Degree) | UGBW<br>(kHz) | CMRR<br>(dB) | PSRR<br>(dB) | Inpu pVferred<br>noise | C <sub>Load</sub><br>(pF) | FOM   |
|----------------------|-----------------|------------------------|---------------|--------------|-----------------------------|---------------|--------------|--------------|------------------------|---------------------------|-------|
| DTMOS                | 0.18            | 0.6                    | 53.21         | 60.51        | 52.3                        | 12.08         | 114.6        | 78.37        | 40.58 @ 1 Hz           | 10                        | 22.9  |
| <b>Bulk-driven</b>   | 0.18            | 0.6                    | 53.3          | 49.04        | 71.96                       | 3.32          | 118.6        | 67.03        | 600.6 @ 1 Hz           | 10                        | 5.1   |
| CDB                  | 0.18            | 0.6                    | 55.79         | 53.54        | 50                          | 19            | 103.8        | 70.85        | 70.8 @ 1 Hz            | 10                        | 30.39 |
| [10]:dtmos           | 0.18            | 0.4                    | 386           | 91           | 66                          | 111.4         | 106          | N/A          | 500 @ 100mHz           | 15                        | 65.66 |
| [10]:<br>Bulk-driven | 0.18            | 0.4                    | 386           | 78           | N/A                         | 16.6          | 93           | N/A          | N/A                    | 15                        | 8.39  |
| [13]:<br>Bulk-driven | 0.18            | 0.5                    | 1020          | 88.5         | 66.3                        | 83.88         | 133.85       | N/A          | N/A                    | 15                        | 14.47 |
| [17]: CDB            | 0.18            | 1                      | 187000        | 71           | 78                          | 8000          | 100          | 81           | 42000 @ 1 kHz          |                           | 3.04  |
| [18]: CDB            | 0.18            | 1.8                    | 450000        | 83.7         | 87                          | 69000         | N/A          | N/A          | N/A                    | 2                         | 7.13  |

FOM ( 7 🕵 n 💱 (

#### REFERENCES

- [1] F. Assaderaghi, D. Sinitsky, S. Parke, J. Bokor, P. K. Ko, and C. Hu, "A dynamic threshold voltage MOSFET (DTMOS) for ultra-low voltage operation," International Electron Devices Meeting, Technical Digest, pp. 809-812, 1994.
- [2] F. Assaderaghi, D. Sinitsky, S. Parke, J. Bokor, P.K. Ko, Hu. Chenming, "Dynamic Threshold-Voltage **MOSFET (DTMOS) for Ultra-Low Voltage VLSI**, IEEE Transaction on Electron Device, Vol. 44, No. 3,
- pp. 414-422, 1997.
  [3] F. Assaderaghi, "DTMOS: Its derivatives and variations, and their potential applications," International Conference on Microelectronic, pp. 9-10, 2000
- [4] Torsten Lehmann and Marco Cassia, "1-V power supply CMOS cascode amplifier," IEEE Journal of Solid-State Circuits, vol. 36, no. 7, pp. 1082-1086, 2001.
- [5] M. Cassia, "Low Power/Low Voltage Techniques for Analog CMOS Circuits," PhD diss., Technical University of Denmark, 2004.
- [6] H.F. Achigui, C.J.B. Fayomi, M. Sawan "A DTMOSbased 1 V op amp," IEEE International Conference on Electronics, Circuits and systems, Vol. 1, pp. 252-255, 2003.
- [7] H.F. Achigui, C.J.B. Fayomi, M. Sawan "A 1 V Low-Power Low-Noise DTMOS Based Class AB Op amp," *IEEE-NEWCAS*, pp. 307–310, 2005. [8] H.F. Achigui, C.J.B. Fayomi, and M. Sawan, "1 V
- DTMOS based class AB operational amplifier: Implementation and experimental results," IEEE
- Journal of Solid-State Circuits, Vol. 41, No. 11, 2006.
  [9] H.F. Achigui, M. Sawan, C.J.B. Fayomi, "A 1 V Fully Differential, Fully Balanced Op amp: Implementation and Experimental Results," Analog

Integrated Circuits and Signal Processing, Vol. 53,

- No. 1, pp.19-25, 2007.
  [10] E. Kargaran, M. Sawan, Kh. Mafinezhad, H. Nabovati, "Design of 0.4V, 386nW OTA Using DTMOS" Technique for Biomedical Applications," 55th IEEE International Midwest Symposium on Circuits and Systems, pp. 270-273, 2012.
- [11] A. suadet, T. Thongleam, A. Kanjanop, P. Singhanath, B. Hirunsing, W. Chuenta, V. Kasemsuwan, "A 0.8 V class-AB linear OTA using DTMOS for high-frequency applications," 4th International Conference on Modeling, Simulation and Applied Optimization, pp. 1-5, 2011. [12] Zhi Yuan Li, Ming Yan Yu, Jian Guo Ma, "A Novel
- Input Stage Based on DTMOS for Low-Voltage Low-Noise **Operational** Amplifier" APCCAS. pp. 1591-1594, 2006.
- [13] M.Razzaghpour, A.Golmakani, "An Ultra-Low-Voltage Ultra-Low-Power OTA with Improved Gain-Bandwidth Product," in proc. IEEE ICM, 2008.
- [14] Sheng-Wen Pan, Chiung-Cheng Chuang, Chung-Huang Yang, Yu-Sheng Lai, "A Novel OTA with Dual Bulk- Driven Input Stage," *IEEE International Symposium on Circuits and Systems*, pp. 2721-2724, 2020. May 2009.
- [15] S. Sbaraini, A. Richelli and Zs.M. Kovacs-Vajna, "EMI susceptibility in bulk-driven Miller opamp,' *Electronics Letters*, Vol. 46, No. 16, August 2010.
- [16] T. Lehmann, and M. Cassia, "I V OTA using current driven bulk circuits," Journal of Circuits, Systems, and Computers, Vol. 11, No. 1, pp. 81-89, 2002.
- [17] Hwang-Cherng Chow, and Pu-Nan Weng, "A Low Voltage Rail-to-rail OPAMP Design for Biomedical Signal Filtering Applications," 4th IEEE International

Symposium on Electronic Design, Test & Applications, pp. 232-235, January 2008.

- [18] H. Sarbishaei, T.K. Toosi, E.Z. Tabasy, and R. Lotfi, "A High-Gain High-Speed Low-Power Class-AB Operational Amplifier," 48th IEEE International Midwest Symposium on Circuits and Systems, pp. 271– 274, 2005.
- [19] B. Razavi, Design of Analog CMOS Integrated Circuits. New York, NY: McGraw-Hill, 2001.
- [20] S. Voldman, D. Hui, D. Young, R. Williams, D. Dreps, J. Howard, M. Sherony, F. Assaderaghi, G. Shahidi, "Silicon-on-insulator dynamic threshold ESD networks and active clamp circuitry". Electrical Overstress/Electrostatic Discharge Symposium, pp. 29-40, 2000.
- [21] L. Wong, and G. Rigby, "A 1 V CMOS digital circuits with double-gate-driven MOSFET", 43rd IEEE International Solid-State Circuits Conference, Digest of Technical Papers, pp. 292.293, 473, 1997.
- [22] A. Guzinski, M. Bialko, and J. C. Matheau, "Body-Driven Differential Amplifier for Application in Countinous-Time Active-C Filter," *Proceedings of* the Forman Conf. the European Conference on Circuit Theory and Design, pp. 315-319, June 1987. [23] Zuo, Liang, "Low-Voltage Bulk-Driven Amplifier
- Design and Its Application in Implantable Biomedical
- Sensors," *PhD diss.*, University of Tennessee, 2012.
  [24] S. Ardalan, K. Raahemifar, F. Yuan, "Low Voltage, Low Power Operational Amplifier," *10th IEEE International Conference on Electronic, Circuit and* System, pp. 822-825, 2003.
- [25] W. Wattanapanitch, M. Fee, and R. Sarpeshkar, "An energy-efficient micropower neural recording amplifier," IEEE Transaction On Biomedical Circuits and System, vol. 1, no. 2, pp. 136-147, June 2007.
- [26] W. Wattanapanitch, "An Ultra-Low-Power Neural Recording Amplifier And Its Use in Adaptively-Biased Multi-Amplifier Arrays," PhD diss., Massachusetts Institute of Technology, 2007.
- [27] R.R. Harrison, "MOSFET Operation in Weak and Moderate Inversion," EE 5720, University of Utah.