# JOURNAL OF SOUTHERN COMMUNICATION ENGINEERING ISLAMIC AZAD UNIVERSITY BUSHEHR BRANCH E-ISSN: 2980-9231 https://jce.bushehr.iau.ir https://doi.org/... # Vol. x/ No. x/year # **Research Article** # **Efficient Design of Parity-Preserving Reversible Non-Restoring Divider** Mohammad Talebi, Ph.D. Student<sup>1</sup> D Mohammad Mosleh, Associate Professor<sup>2\*</sup> D Mohsen Chegin, Assistant Professor<sup>3</sup> D <sup>1</sup>Department of Computer Engineering, Dezful Branch, Islamic Azad University, Dezful, Iran, mtalebi@iaud.ac.ir <sup>2</sup>Department of Computer Engineering, Dezful Branch, Islamic Azad University, Dezful, Iran, Mohammad.Mosleh@iau.ac.ir <sup>3</sup>Department of Computer Engineering, Dezful Branch, Islamic Azad University, Dezful, Iran, Chegin@iaud.ac.ir #### Correspondence Mohammad Mosleh, Associate Professor of Computer Engineering, Dezful Branch, Islamic Azad University, Dezful, Iran, Mohammad.Mosleh@iau.ac.ir Received: 31 October 2023 Revised: 1 January 2024 Accepted: 15 January 2024 ## Abstract One of the basic challenges in high-density integrated circuits is loss of power consumption, which is caused by presence of transistors in circuits and causes the temperature of the circuit to increase. The design of digital circuits in a reversible way can be used as one of efficient approaches to solve this challenge. In addition, the design of parity-preserving reversible circuits can be very effective in detecting faults in circuits. Dividers are used as one of the most widely used circuits in digital computing systems. Divider circuits include an adder, a multiplexer and two sequential register and parallel-in to parallel-out left shift register circuits. This paper is presented a new and efficient design of a parity-preserving reversible non-restoring divider. For this purpose, first, a parity-preserving reversible D-latch is proposed. second, a parity-preserving reversible n-bit register is presented using the proposed reversible D-latch. Third, a parity-preserving reversible (n+1) bit shift register using the proposed reversible D-latch and other reversible gates is proposed. Finally, a parity-preserving reversible n bit divider is developed based on the non-restoring algorithm. The results of comparisons show that the proposed circuit is superior in terms of evaluation criteria of reversible circuits such as quantum cost, number of constant inputs and number of garbage outputs compared to previous works. **Keywords:** Divider, non-restoring algorithm, Parity-preserving reversible circuit, Quantum computing, Reversible logic. ## **Highlights** - Proposing a reversible D-latch memory with parity preserving ability. - Introducing a reversible register with parity preserving ability. - Providing a parity preserving reversible left-shift register with parallel load capability (PIPO). - Development of an efficient parity preserving reversible non-restoring divider using the proposed circuits. **Citation:** [in Persian].