# Journal of Optoelectronical Nanostructures # Research Paper (Pape Type) # System and Circuit Design of a SC 2-1-1 MASH Sigma-Delta Modulator for High Resolution and Low Power Applications #### Habibeh Fakhraie\*,1 <sup>1</sup> Department of Engineering, Dayyer Branch, Islamic Azad University, Dayyer, Bushehr, Iran. Received: Revised: Accepted: Published: Use your device to scan and read the article online DOI: # Keywords: Multistage noiseshaping (MASH) sigma-delta modulator (SDM), Switched-Capacitor (SC), Low Power, High resolution ADC. #### Abstract: In a switched-capacitor (SC) sigma-delta ( $\Sigma\Delta$ ) analog-todigital converter (ADC) with a large oversampling ratio (OSR), the first integrator of the loop filter is typically the largest consumer of power in the ADC. Without the noise shaping effect for the first integrator, maintaining thermal noise floor below the overall accuracy requirement of the modulator puts severe demands on the operational transconductance amplifier (OTA) power consumption. The ability of the multistage noiseshaping (MASH) structures to provide stable conversion has been utilized in this design for high resolution of the converter. In this paper, a MASH 2-1-1 switched capacitor sigma-delta converter ( $\nabla \Delta$ ADC) with cascade structure has been presented. System level results show a signal to noise ratio SNR=146dB and a dynamic range of DR=151dB. Due to thermal and flicker noise of transistors and nonlinear effects of switches and Opamps, the SNR of circuit has decreased to SNR=133dB in circuit level. The high resolution of this type of the converter is ideal for applications in medical instruments and seismology. The designed sigma-delta converter has 24-bit resolution with 160Hz input signal bandwidth and consumes 26mW of power and SR=2.44V/µs. Citation: Habibeh Fakhraie. Journal of Optoelectronical Nanostructures. \*Corresponding author: Habibeh Fakhraie **Address:** Department of Engineering, Dayyer Branch, Islamic Azad University, Dayyer, Bushehr, Iran. **Tell:** 00989173092109 **Email:** habibehfakhraee@yahoo.com # 1. INTRODUCTION Sigma-delta or delta-sigma ( $\Sigma\Delta$ or $\Delta\Sigma$ ) analog to digital converters are the best choice in low frequency and high precision applications. By exchanging speed for precision, these converters can achieve higher accuracy than any other convertors with low power consumption and simple structure. Sigma-delta converters are used in applications such as temperature and pressure measurement, industrial control process, accurate sensors of photography, medical and biomedical devices, especially in electrocardiogram (ECG) and electroencephalogram. The resolution of these converters has been reported to be in the range of 20-24 bits [1-5]. The sigma-delta converters use noise shaping principle to reduce quantization noise in the signal bandwidth. In this way high resolution can be achieved without high precision components. Therefore, these converters can be implemented using digital fabrication process without sophisticated analog components. The resolution of the sigma-delta converter increases with the order of the modulator in the system. In contrast, increasing order of modulator will result in instability. Power consumption is one of the main constraints of sensory systems. Small output signals produced by sensors put severe demands on the power consumption of the interface circuits processing such signals [6]. In high resolution switched-capacitor (SC) systems with small inputs, for a given sampling capacitor size, a large oversampling ratio (OSR) is typically required to lower the thermal noise level below the accuracy requirement of the system, and this leads to an increased operational transconductance amplifier (OTA) power consumption. Even though technology scaling has considerably reduced the digital power in sensory systems, analog front-end circuits including the analog-to-digital converters (ADCs) have not benefited from scaling in terms of power dissipation [8, 9]. A common technique for digitizing sensory signals with high resolution and low bandwidth is to use a converter with a high OSR [6]. To reduce the power consumption within the scope of ADCs several techniques have been utilized. Double sampling effectively halves the required ADC sampling-rate, hence reduces its power consumption [12, 6]. OTA sharing has allowed the implementation of ADCs with only one OTA. Turning off the OTA for half a clock cycle has also been used to save analog power. Comparator-based switched-capacitor (CBSC) circuits replace the OTAs with more power efficient circuits such as comparators and current sources [15-6]. to significantly reduce the OTA power consumption in thermal noise limited SC integrators proposed capacitive chargepumps (CPs) technique [18]. In another paper is described a circuit technique using capacitive charge pumps, to maintain the thermal noise performance of the integrator while reducing Its power dissipation to approximately a quarter of that of a conventional parasitic-insensitive SC integrator [13]. model is used to analyze the linearity and to select a suitable architecture for the $\Delta\Sigma$ modulator, that decision for proper structure of each MOSCAP depending on its significance on the output linearity [11]. In this paper MASH structure has been used to overcome the stability issue and increase resolution of the converter. This paper has been arranged as follows. The principle of sigma-delta converters are discussed in section II. Section III describes MASH modulators. Section IV and V describe system and circuit implementation. Conclusion remarks are at the end. # 2. SIGMA-DELTA CONVERSION PRINCIPLE In terms of sampling frequency, analog to digital converters can be divided into two major categories: the Nyquist rate convertors and over-sampling converters [21]. In the Nyquist rate converters the analog input signal is sampled at Nyquist rate which is at least twice the maximum frequency component in the signal. In this type of convertor, there is a one-to-one correspondence between the output and the input signal. It is noteworthy to mention that these convertors are rarely used in high resolution converters because of low accuracy and difficulties to design a practical anti-aliasing filter. These types of converters include pipeline, flash, interpolating and folding analog to digital converters [1-6]. In over-sampling converters, analog input signal is sampled at multiples of the Nyquist frequency. The signal to noise ratio (SNR) of the ADC increases by filtering quantization noise out of the signal bandwidth. Sigma-delta converter is a good example of over-sampling converters. By noise shaping technique, over-sampling converters achieve high accuracy without using sophisticated analog components. These converters are resistant to non-ideal effects of analog circuits. The overall structure of a sigma-delta convertor is shown in the fig. 1 [1]. Fig. 1 Sigma-delta converter block diagram [1] Analog input signal enters an antialiasing filter to eliminate folding effect after sampling. Using over-sampling technique to shape the quantization noise, sigma-delta modulator provides a medium speed and high precision signal at the output of the modulator. The output signal of the modulator is converted to a Nyquist rate digital signal using a decimation filter. The decimation filter eliminates the shaped noise and maintains digital nature of the modulator output by reducing sample rate. This filter reduces the sample rate to a reasonable level (Nyquist frequency). This step is called decimation or reduced rates [6]. Typically, a sigma-delta modulator samples input analog signal at high frequency, providing the output as a single-bit digital data stream. Sigma-delta modulators are feedback modulators which prevent reinforced DAC errors by setting feedback gain to unity and large gain within the direct path to undermine the quantization error [10]. Nevertheless, DAC errors remain a major concern even in the sigma-delta modulators, since these errors are directly attached to the modulator input. Therefore, the nonlinearity of the DAC is indistinguishable from the input signal. In particular, linearity of DAC must match the linearity of the modulator. This issue is very important in modulators with high precision. To meet the high accuracy requirements of the DAC, a single bit quantizer is mainly used. A single-bit quantizer has only two levels of the output and changing these levels can only cause an offset gain error and no nonlinear effect. As a result, good linearity of the DAC and a good linearity of the whole modulator can be achieved. Fig. 2 shows a first-order sigma-delta modulator. This modulator consists of a discrete time integrator and a single bit quantizer [13-22]. Fig. 2 A first-order single-bit sigma-delta modulator [6] A mathematical model of the modulator is shown in fig. 3. Unfortunately, the definition of the quantizer gain (G) has no sense for a single-bit quantizer, because of undefined size of the input step. An approximation for quantizer gain, which is consistent with the simulation results and hardware implementation is a single gain approximation in which the gain G is selected to be equal to one. Fig. 3 linearized model of a first-order modulator [6] Approximating G with 1 in fig. 3, modulator output will be as follows: $$Y(z) = z^{-1}X(z) + (1 - z^{-1})E_{O}(z) - z^{-1}E_{D}(z)$$ (1) Clearly, the output of the modulator is composed of three terms. The first is the input signal which is delayed by one sample. The second term is the quantization error which is filtered by the transfer function. This type of filtering is known as noise shaping where a zero at DC response of the transfer function attenuates quantization noise at low frequencies. The third term, the modulator output, is DAC error which is delayed only by one sample. If DAC errors of quantizer are discarded, then: $$Y(z) = H_{\nu}(z)X(z) + H_{\rho}(z)E_{\rho}(z) \tag{2}$$ For an L-order sigma-delta modulators $H_Q(z)$ and $H_X(z)$ are as follows: $$H_o(z) = (1 - z^{-1})^L \tag{3}$$ $$H_X(z) = z^{-L} \tag{4}$$ Thus, the quantization noise is attenuated by L zeros (L: number of integrators) in DC and the input signal is only delayed without any changes in the spectrum [2]. Dynamic range of an L-order modulator is approximated by equation (5): $$DR = \frac{3}{2} \left( \frac{2L+1}{\pi^{2L}} \right) M^{2L+1}$$ (5) Sigma-delta modulator can be divided into two major categories, single-loop and multi-loop. In single-loop modulators, only one quantizer and negative feedback is used, while in the multi-loops or cascades, multiple loops are used. Each of these structures can have single-bit or multi-bit DAC [1]. A 2-order single-loop modulator is shown in Fig. 4. This structure is frequently used due to good qualities of implementation, lack of sensitivity to adjustment of coefficients and non-ideal effects of analog circuits. The modulator is composed of two integrators, a comparator and a DAC. To increase the dynamic range of modulator, it is required to increase over-sampling ratio M, or use a multi-bit DAC. Application of multi-bit DAC for high precisions is virtually impossible due to its inherent nonlinearity. Increasing M increases the sampling frequency and faster circuits are required [27]. Fig. 4 Second-order sigma-delta modulators [27] To increase the dynamic range and achieve high accuracy, the order of the modulator can be increased. Fig. 5 shows a 4-order single-loop modulator. 2-order and higher order modulators are prone to instability for input signals close to the full range of the modulator. It has been shown that a sigma-delta modulator is stable when its quantizer input does not exceed an allowable range. In higher order single-loop modulators, quantizer input increases faster by increasing input signal amplitude due to consecutive integrators. This causes overloaded quantizer and as a result the negative feedback loop is opened; therefore, the modulator becomes unstable. Fig. 5 4-order single-loop modulator [27] In order to increase the order of the modulator in the MASH structures, a combination of first and second order modulators which are always stable, is used. Since the stability of this kind of modulators are guaranteed, these modulators have a dynamic range greater than single-loop modulators. In a multistage sigma-delta modulator, the quantization error of the first stage will be input to the second stage and error on the second stage will be input to the third stage and so on. The output signal of each stage of a modulator is given to a digital circuit. If the combination of digital outputs is perfect, only the effect of quantization error of last stage will appear at the output signal. Thus, only quantization error of the last stage will appear in the output of a cascade modulator. Quantization error of the last stage is moved to frequencies outside the signal band by shaping the quantization noise and eventually is filtered out. The main advantage of MASH structure is its stability. Considering the fact that first and second order modulators which are always stable are used in each stage of a cascade modulator, these modulators have guaranteed stability comparing to second-order and higher order single-loop modulators. This will cause cascade modulators remain stable for input signals close to the feedback reference signal, resulting in a higher level of overloading therefore, greater accuracy. # 2.1 PROPOSED CASCADE SIGMA-DEIA MODULATOR Fig. 6 shows a schematic of 4-order MASH 2-1-1 $\Delta\Sigma$ modulator with cascade structure. The first stage is a second-order single-loop system and the second and third stages use first-order single-loop modulators [21]. **Fig.6** Schematic of MASH2-1-1 fourth-order sigma-delta modulator (proposed modulator) For a MASH 2-1-1 sigma-delta modulator, the equation can be written as: $$Y_{1}(z) = Xz^{-2} + E_{Q1}(1 - z^{-1})^{2}$$ $$Y_{2}(z) = E_{Q1}z^{-1} + E_{Q2}(1 - z^{-1})$$ $$Y_{3}(z) = E_{Q2}z^{-1} + E_{Q3}(1 - z^{-1})$$ (6) To eliminate the noise error in the initial stages, digital filters are used to attenuate the quantization noise, as shown in (8). $$Y(z) = Y_1 z^{-2} - Y_2 z^{-1} (1 - z^{-1})^2 + Y_3 (1 - z^{-1})^3$$ (7) $$Y(z) = Xz^{-4} + E_{Q3}(1 - z^{-1})^4$$ (8) # 2.2 System Level Results A MASH 2-1-1 $\Delta\Sigma$ modulator is shown in fig. 7 with all the required coefficients. There are 10 unknown variables in this figure. For high SNR and dynamic range, different combination of coefficients should be examined. In first step, 5 coefficients are calculated and in the next step, using these data the other coefficients are calculated as shown in fig. 8. These coefficients are implemented by capacitance ratio in switched capacitor implementation including $a_{f1}$ , $a_{i2}$ , $a_{u3}$ , $a_{u4}$ , $a_{r2}$ , $a_{r3}$ , $a_{r4}$ , $a_{r4}$ , $a_{r1}$ , $a_{i2}$ . These factors are both related to each other and to the factors obtained in the system level simulation. To achieve stability and high SNR, these relations are required between factors. If four modes are assumed for each unknown in the first and second stages, the number of mappings will reduce to 512 modes. Digital functions $H_1(z)$ , $H_2(z)$ , $H_3(z)$ (digital factors) in terms of the new variables are as follows: $$H_1(z) = z^{-2} \left( 1 - (1 - \lambda_1)(1 - z^{-1})^2 \right)$$ (9) $$H_2(z) = z^{-1} (1 - z^{-1})^2 \left( 1 - (1 - \lambda_2)(1 - z^{-1}) \right)$$ (10) $$H_3(z) = (1 - z^{-1})^3 \tag{11}$$ For capacitive switches considering $V_{p-p}=3V$ for output swing of the delay integrators, the proper factors are shown in fig. 8. Fig. 7 Block diagram of the fourth-order cascade sigma-delta convertor (proposed modulator) **Fig. 8** Block diagram of the fourth-order cascade sigma-delta convertor with capacitive switch factors (proposed modulator) Fig. 9 shows simulation results, in which factors $\lambda_2 = 3.5$ , b = 2, $\beta_2 = 1.375$ , $\beta_1 = 0.625$ , $\lambda_1 = 4$ , SNR=146dB and DR=151dB have the highest DR and high SNR for possible coefficient combinations. Fig. 9 also shows that the SNR of the desired structure is greater than the other two structures. Systemic simulation results and factor calculations are listed in the following table 1. Fig. 9 SNR versus input amplitude with optimal coefficients Table 1: List of calculated and simulated coefficients proposed 2-1-1 DSM | b=2 | $a_{i1} = a_{f1} = 0.5$ | SNR=146 dB | |-----------------------|------------------------------------------------------------------------|---------------------------| | $\lambda_1=4$ | $a_{f2} = 2 \times a_{f1} \times a_{i2} = 0.375$ | DR=151 dB | | $\lambda_2 = 3.5$ | $a_{f3} = a_{i3} / (\lambda_1 \beta_1) = 0.45$ | Resolution=24 bit | | β <sub>1</sub> =0.625 | $a_{i3} = \lambda_1 \times a_{i2} \times a_{f1} \times a_{u3} = 1.125$ | Gain=10 K<br>GBW(Hz)=10 M | | $\beta_2 = 1.375$ | $a_{i4} = \lambda_2 \times a_{f3} \times a_{u4} = 0.39375$ | | | $a_{\rm f1}=0.5$ | $a_{f4}=a_{i4}/(\lambda_2 \beta_2)=0.0818182$ | | | $a_{i2} = 0.375$ | | | | $a_{u3}=1.5$ | | | | $a_{u4} = 0.25$ | | | ## 3. CIRCUIT LEVEL IMPLEMENTATION Implementation of a second-order sigma-delta modulator requires two integrators, one comparator and one digital to analog convertor. To implement the circuit shown in figure 8, we start from constituents of a differential first-order modulator; then, we convert the first-order circuit to a second-order one. Using these circuits, a fourth-order cascade delta-sigma convertor (MASH2-1-1) is implemented. Its signal-to-noise ratio is obtained by Cadence software. Three delay functions are used in cascade digital structure to eliminate quantization noise of the output. Fig. 10 shows block diagram of a first-order sigma-delta modulator using an integrator, a comparator and a DAC. Fig. 11 shows different configuration of an integrator. Fig. 10 Block diagram of a delta sigma modulator Fig. (11.a) is a delayed integrator sensitive to noisy capacitors. Fig. 11.b and fig. 11.c show integrators insensitive to noisy capacitors, while fig. 11.c shows an integrator without a delay. This type of integrator is not suitable for sigma-delta convertors due to lack of delay. Gain of each integrator is shown in figure 11 without considering non-ideal effects [22]. **Fig. 11** Gain of different integrator configuration without considering non-ideal effects [22] If the number of integrators increases in a circuit, it will be too hard to write the equation of the load; therefore, Mason formula can be used for convenience. In other words, domain transfer function Z of key elements are obtained first, then using Mason formula can obtain input-output relation. For this purpose, key elements are modelled in fig. 12. Using Mason's rule, transfer functions can be obtained as follows: Fig. 12 Modelling of key elements of the integrator [24] In a sigma-delta modulators, two other operations happen after integration, first quantization of the integrator output, second return or output feedback of the quantizer to the integrator input. Quantizer used in the MASH 2-1-1 fourth-order cascade modulator is either positive or negative such as a sign function. Therefore, quantizer can be made by a simple comparator. If the comparator does not have a large linear range, some part of the data will be lost. Thus, the circuit needs to react quickly to the input differences. In cascade modulators, single bit quantizer is used, because higher order quantizer non-linearity can make the whole system non-linear [2]. If the feedback loop breaks, the modulator becomes unstable. For this reason, positive feedback is mostly used in the circuits. To return the comparator output signal, a digital to analog convertor (DAC) is required. Because the output signal of the comparator has two-levels, this signal is directly added to the integrator input with opposite polarity. A fully differential first-order modulator is shown in fig. 13. Differential structures have potential of removing common mode noise signals. In this figure, bottom plate sampling is used to remove the offset. In this method, two switches turn off later to minimize the offset [25-26]. Fig. 13 Implementation of first-order differential modulator [6] To implement a second-order sigma-delta convertor, another integrator is added to the circuits. Fig. 14 shows a second-order sigma-delta convertor composed of two integrators, a quantizer and a single-bit DAC. Using capacitor ratio, required factors can be produced. To implement the fourth-order cascade proposed modulator (MASH 2-1-1), it is enough to cascade the second-order modulator with two first-order modulators and finally remove quantizer noises by a digital filter. In this modulator, concern of instability is very low, because of feed forward paths and using modulators with high stability. Fig. 14 Second-order delta sigma convertor [6] The complete circuit implementation of the proposed MASH 2-1-1 modulator is shown in fig. 15. To implement digital functions, flip-flops representing digital delay are used as shown in fig. 16 [25-26]. The integrator is composed of an Opamp with several switches and capacitors. The most important task of Opamps is to create an ideally virtual ground at the integrator input. To achieve this, high gain amplifier should be used. Obviously, Opamp gain affects quantization noise power causing reduced dynamic range. The other problem that increases noise floor is the noise in other circuit elements and switches. In general, total noise power can be calculated as follows: Total noise power= $$P_Q + P_{th-switch} + P_{th-OTA} + P_{1/f^{-OTA}} + P_{Distrotion}$$ (12) Fig. 15 Implementation of proposed MASH 2-1-1 modulator without digital functions Fig. 16 Block diagram digital functions of the proposed modulator Where the terms in (12) are quantization noise power, switch thermal noise power, OTA thermal noise power, flicker noise power and distortion power respectively. ## 3.1 SELECTION OF OPAMPS Operational amplifiers are basic elements of many analog and mixed signal systems. Opamps are widely used in many applications of different complexities from generating DC bias, and filtering to amplification. The most important block of switched capacitor circuits are Opamps. The virtual ground created by an ideal Opamp is required in switched capacitor circuits to convert voltage to charge and form switched capacitor integrator. However, non-ideal Opamps are used in practical switched capacitor circuits, including limited bandwidth and limited DC gain. In these circuits, Opamp must reach its extremes in half clock period. This is why bandwidth is so important. Hence, different sources assume Opamp bandwidth from 5 to 10 times greater than clock frequency. To satisfy the above-mentioned specifications, Opamp of fig. 17 has been used. Opamp is fully differential; therefore, a common mode feedback circuit should be used. For low power consumption, a capacitive common mode feedback was used to achieve zero DC power consumption [25]. Fig. 17 Opamp configuration An opamp have been designed and used in the circuit with the listed specifications as shown in table 2. Table 2. Some of the specifications of the Opamp used | | DC-Gain | GBP | PM | Power | SR | Tech. | |-------|---------|--------|------|--------|---------|--------| | Opamp | 53 dB | 60 MHz | 58.5 | 558 uW | 95 V/us | 180 nm | ## 3.2 COMPARATOR Function of a comparator is to convert an analog signal to a digital multi-level signal. To achieve linear characteristics of an ADC, it is designed in 1 level or one bit. In fact, one (OTA or Opamp) can be a comparator provided that it does not have any negative feedback. In this design, the comparator shown in fig. 18 has been used which has low power consumption and all other requirements of a comparator including noise, offset, gain, precision and the rate of output change. The flip-flop in comparator output maintains data in the considered time. Fig. 18 The comparator # 3.3 IMPLEMENTATION OF DIGITAL FILTERS A digital filter is composed of delay units. Fig. 19 shows a D-flip-flop representing a delay. In fact, the element (Z-1) can be implemented by the circuit. To implement $(1-Z^{-1})$ , the circuit shown in fig. 20 is used. Fig.19 The D Flip-Flop Fig. 20 Implementation of 1-Z<sup>-1</sup> The last part of discussion is about 180nm CMOS process which is used in the circuit implementation. For this purpose, all strengths and weaknesses of the process need to be recognized as well. #### 3.4 CIRCUIT DESIGN AND RESULTS The circuit in fig. 21 shows a schematic of the modulator based on factors obtained from the systemic design [25-26]. **Fig. 21** Schematic modulator based on factors obtained from systemic design a) parametric, b) with coefficients. To achieve SNR of 146 dB, factors of Table 3 are used. To calculate factors and the relationship with circuit, Table 4 is used. According to fig. 22 and Table 4, capacitors of integrators are calculated. MASH 2-1-1 ΣΔM Analog Digital $g_2' = 2g_1'g_2$ $d_0 = \frac{g_3'}{g_1'g_2g_3} - 1$ $H_1(z) = z^{-1}$ $g_4' = g_3''g_4$ $d_1 = \frac{g_3''}{g_1'g_2g_3}$ $H_2(z) = (1 - z^{-1})^2$ $d_2 = 0$ $H_3(z) = z^{-1}$ $d_3 = \frac{g_4''}{g_1'g_2g_3g_4}$ $H_4(z) = (1 - z^{-1})^3$ **Table 3**. factors to achieve SNR=146dB Table 4. Factors and their relations with circuit | 1st Integrator | 2nd Integrator | 3rd Integrator | 4th Integrator | |-------------------------------------|-------------------------------------------------|-------------------------------------------------|-------------------------------------------| | $g_1 = \frac{\text{C1}}{\text{C2}}$ | $g_2 = \frac{\text{C3} + \text{C4}}{\text{C5}}$ | $g_3 = \frac{\text{C6} + \text{C7}}{\text{C8}}$ | $g_4 = \frac{\text{C9+C10}}{\text{C11}}$ | | $g_1' = \frac{C1}{C2}$ | $g_2' = \frac{C4}{C5}$ | $g_3' = \frac{C6}{C8}$ | $g_4' = \frac{C9}{C11}$ | | - | - | $g_3" = \frac{C7}{C8}$ | $g_4$ " = $\frac{\text{C10}}{\text{C11}}$ | To satisfy the requested characteristics, amplifiers have been designed with 68dB gain, 62° phase margin with 2pF load capacitor. Unity gain bandwidth was obtained to be 70MHz with 5pF load capacitor. Because of switching, noise and frequency response of the circuit nonlinear PSS and PAC as well as QPSS analyses were performed to obtain gain and noise. Finally, the input referenced noise was obtained at 15.4nVrms within the Opamp bandwidth. In digital or on/off circuits, transistor aspect ratio is 10 with channel length of 180nm. Minimum capacitor of the circuit was also considered 125fF to achieve high speed, when reaching the maximum outputs of Opamp. Finally, modulator was assembled in Cadence software. The clock frequency was selected to be 200 kHz and Spectral density of output samples were calculated by MATLAB Simulink for two quantities of the minimum capacitor value. Fig. 22 Factors and their relations with circuit Eventually, the best-simulated SNR was 133dB with 26mW of power dissipation. Fig. 23 shows spectral density of the output signal. Table 5 shows Comparison of the results from circuit simulation of proposed modulator with several state-of-the-art modulators. Fig. 23 Spectral density of proposed MASH 2-1-1 modulator output power **Table 5.** Comparison of the results from circuit simulation of proposed modulator with several state-of-the-art modulators | Reference | [29] | [30] | This Work | | |-----------------|-------|------|-----------|---| | Year | 2016 | 2017 | 2024 | | | Bandwidth(kHz) | 0.3 | 2 | 0.16 | | | SNR(dB) | 85 | 100 | 133 | | | DR(dB) | 88 | 107 | 138 | • | | Supply(V) | 1 | 5 | 1.8 | | | Power (mW) | 0.023 | 3.2 | 26 | | | Technology (µm) | 0.18 | 0.35 | 0.18 | | #### 4. CONCLUSION This paper presents design and simulation of a fourth order MASH 2-1-1 sigmadelta analog to digital converter. Using MATLAB simulation of the system in combination to Cadence circuit implementation provides more insight into the system design. The ability of the cascade systems to provide stable conversion has been utilized in this design for high resolution of the converter. Fourth order converters are prone to instability, but the cascade version of the fourth order is stable, because of internal stability of each unit. More specifically, sampling capacitors are sized to achieve sufficiently low thermal noise and for a given sampling rate and settling accuracy this translates to certain bandwidth and power dissipation for the first integrator OTA. A result a 24-bit resolution has been achieved with an over sampling rate of 1024. The integrators can reach 3Vpp of the output voltage with 160Hz of the input signal bandwidth. SNR of 133 dB has been obtained which is smaller than what system simulation predicts. This is because of thermal and switching noise, lack of high gain Opamp and non-linearity of the switches. The converter consumes 26mW of power with 1.8V supply voltage and 180nm CMOS technology parameters. #### REFERENCES - [1] Yavari, M., "Design of Sigma-Delta Modulators with 18 Bit Precision, 3.3v Power supply for Digital Audio Applications." Journal of Electronic and Computer Sciences, 2005. pp. 1-13. - [2] Pradhan, Tuhinansu, and Amit Bakshi. "Design of a low-voltage low power dynamic latch comparator for a 1.2-V 0.4-mW CT delta sigma modulator with 41-dBm SNDR." International Conference on Trends in Electronics and Informatics, 2017. - [3] Kuo, Chien-Hung, Deng-Yao Shi, and Kang-Shuo Chang. "A Low-Voltage Fourth-Order Cascade Delta-Sigma Modulator in 0.18um-CMOS." IEEE Transactions on Circuits and Systems I, vol. 57, no. 9, April 2010. - [4] Ocampo-Hidalgo, Juan J., et al. "A Low-Complexity Delta-Sigma Modulator for Low-Voltage, Low-Power Operation." Canadian Journal of Electrical and Computer Engineering, vol. 39, no. 2, 2016. - [5] Hwang, Young-Ha, Jun-Eun Park, and Deog-Kyoon Jeong. "A compact 87.1-dB DR bandwidth-scalable delta-sigma modulator based on dynamic gain-bandwidth-boosting inverter for audio applications." IEEE Asian Solid-State Circuits Conference, 2017. - [6] Nilchi, Alireza, and David A. Johns. "A Low-Power Delta-Sigma Modulator Using a Charge-Pump Integrator", IEEE Transactions on Circuits and Systems I Regular Papers, 2012. - [7] Jun, Jaehoon, et al. "A 21.8 b sub-100 $\mu$ Hz 1/f corner 2.4 $\mu$ V-offset programmablegain read-out IC for bridge measurement systems." IEEE International Solid-State Circuits Conference, 2018. - [8] Pollissard-Quatremère, Guillaume, Geoffroy Gosset, and Denis Flandre. "Analog design oriented ultra-deep-submicron CMOS technology analysis." 6th Conference on Ph. D. Research in Microelectronics & Electronics, 2010. - [9] Lee, Kyoungtae, Yeonam Yoon, and Nan Sun. "A Scaling-Friendly Low-Power Small-Area $\Delta\Sigma$ ADC With VCO-Based Integrator and Intrinsic Mismatch Shaping Capability." IEEE Journal on Emerging and Selected Topics in Circuits and Systems, vol. 5, no. 4, 2015. - [10] Shahriar Rabii, Bruce A. Wooley. "The Design of Low-Voltage, Low-Power Sigma-Delta Modulators", Springer Science and Business Media LLC, 1999. - [11] Hamed Aminzadeh. "Study of capacitance nonlinearity in nano-scale multi-stage MOSFET-only sigma-delta modulators", AEU International Journal of Electronics and Communications, 2018. - [12] Othmani, Boulejfen, et al. "Parallel Delta-Sigma Modulator-Based Digital Predistortion of Wideband RF Power Amplifiers. "IEEE Transactions on Circuits and Systems I: Regular Papers | Volume 70, Issue 2, February 2023. - [13] Nilchi, A., and D.A. Johns. "Charge-pump based switched-capacitor integrator for modulators", Electronics Letters, 2010. - [14] Liu, Jiaxin, et al. "A 0.029-mm 2 17-fJ/Conversion-Step Third-Order CT $\Delta\Sigma$ ADC With a Single OTA and Second-Order Noise-Shaping SAR Quantizer." IEEE Journal of Solid-State Circuits, vol. 54, no. 2, 2018. - [15] McDonagh, D., O. Eljamaly, and A. J. Burdett. "1V 14uW switched-opamp $\Delta\Sigma$ -ADC for bioelectric data aquisition." 4th IEEE/EMBS International Summer School and Symposium on Medical Devices and Biosensors, 2007. - [16] Yabo, Ni, et al. "A Reference Buffer with High-Efficiency for High-Speed and High-Precision Switched-Capacitor ADCs." IEEE 18th International Conference on Communication Technology, 2018. - [17] Wang, Hanqing, et al. "5.7 A $19nV/\sqrt{}$ Hz-noise $2\mu V$ -offset $75\mu A$ low-drift capacitive-gain amplifier with switched-capacitor ADC driving capability." IEEE International Solid-State Circuits Conference, 2017. - [18] A. Nilchi, "A Low-Power Delta-Sigma Modulator Using a Charge-Pump Integrator" IEEE TCAS—I: REGULAR PAPERS, VOL. 60, NO. 5, MAY 2013. - [19] Sun, Jia, and Timo Rahkonen. "Active charge pumping power-saving technique for SC integrators." IEEE Nordic Circuits and Systems Conference, 2017. - [20]H. Aminzadeh, "Study of Capacitance Nonlinearity in Nano- Scale Multi-Stage MOSFET-Only Sigma-Delta Modulators" International Journal of Electronics and Communications. Vol 85, Pages 150-158, February 2018. - [21] Zhenwei Z., Yizhe Hu, Lili L., Yemin D., "A 16 Bit 125 MS/s Pipelined Analog-to-Digital Converter with a Digital Foreground Calibration Based on Capacitor Reuse", Electronics | Volume 13, Issue 8, April 2024. - [22] Sanjurjo, J. P., E. Prefasi, and L. Hernandez. "A 1.2 V low-power high-resolution noise-shaping ADC using multistage time encoding converters for biomedical applications." 10th Conference on Ph. D. Research in Microelectronics and Electronic, 2014. - [23] Tao, Sha, and Ana Rusu. "A power-efficient continuous-time incremental sigmadelta ade for neural recording systems." IEEE Transactions on Circuits and Systems I, vol. 62, no. 6, 2015. - [24] Qiu, Wenjie, et al. "Design and Simulation of High Precision Sigma-Delta Modulator." IEEE 3rd Advanced Information Technology, Electronic and Automation Control Conference, 2018. - [25] Eka F. P, Rajeev K. P, Paul C., "A new delta-sigma analog to digital converter with high-resolution and low offset for detecting photoplethysmography signal", Microsystem Technologies | Volume 28, Issue 10, 19 August 2022. - [26] Mohd. A. S., Kumar, B. Umapathi. "Optimization of Slew Mitigation Capacitor in Passive Charge Compensation based Delta-Sigma Modulator", IEEE Transactions on Circuits and Systems II: Express Briefs | Volume 12, Issue 7, January 2023. - [27] Yavari, M.," Design of a Delta-Sigma Modulator with High Velocity and Very Low Voltage." Journal of Electronic and Computer Sciences, 2003. - [28] Ferreira, Luís HC, and Sameer R. Sonkusale. "A 0.25-V 28-nW 58-dB dynamic range asynchronous delta sigma modulator in 130-nm digital CMOS process." IEEE Transactions on Very Large Scale Integration, vol. 23, no. 5, july 2014. - [29] Zhao, L.; Deng, C.X.; Chen, H.M.; Wang, G.; "A 1-V 23-µW 88dB DR sigmadelta ADC for high-accuracy and low- power applications". In Proceedings of the IEEE 11th International Conference on ASIC (ASICON), Chengdu, China, 2015. - [30] Risheng Lv, Weiping Chen and Xiaowei Liu," A High Dynamic-Range Switched-Capacitor Sigma-Delta ADC for Digital Micromechanical Vibration Gyroscopes", Micromachines 9, 372, 2018.