# **Design of a Digital Sigma Delta Modulator with Separate Pipeline Lines for Fractional Frequency Synthesizers**

Leilla Jahan Panah<sup>1</sup>, Seyed Ali Sadatnoori<sup>2\*</sup>, ImanChaharmahali<sup>3</sup>

1- Department of Electrical Engineering, Mahshahr Branch, Islamic Azad University, Mahshahr, Iran.

Email: jahanpanah.leila@yahoo.com

2- Department of Electrical Engineering, Shoushtar Branch, Islamic Azad University, Shoushtar, Iran.

Email: a.sadatnoori@iau-shoushtar.ac.ir (Corresponding author)

3- Department of Electrical Engineering, Andimeshk Branch, Islamic Azad University, Andimeshk, Iran. Email: iman.chaharmahali@gmail.com

Received: July 2021 Revised: September 2021 Accepted: October 2021

# **ABSTRACT:**

Digital Sigma Delta Modulator architecture is widely used in fractional frequency synthesizers. A frequency synthesizer is a major component of wireless communication systems. The output of the frequency synthesizer system is locked based on the phase lock loop at a specific reference frequency. In this case, the output frequency is the same as the oscillator frequency of the VCO. The main advantage of digital sigma delta modulator with multi-layer structure is its ability to be implemented as a pipeline. This method will reduce the delay and increase the sampling frequency. In this paper, a digital sigma delta modulator of separate lines is designed by pipeline method and its power spectral density is plotted. This method increases the speed of the modulator and reduces the hardware consumption.

**KEYWORDS:** Digital Sigma Delta Modulator, Pipeline Method, Hardware Consumption, Speed.

# **1. INTRODUCTION**

Synthesizer circuits are divided into two categories: integer and fractional frequency. The structure of the integer frequency synthesizer is shown in Fig.1, in which the input frequency divider is removed for simplicity. The reference frequency corresponds to the input frequency of the phase detector. In a integer synthesizer, the relationship between the reference frequency and the output frequency is (1). These types of synthesizers produce a frequency called f<sub>out</sub>.

$$
f_{\text{out}} = N. f_{\text{ref}} \tag{1}
$$

Where N is the division ratio and is a positive integer. Frequency accuracy is equal to f<sub>ref</sub>. The error signal is generated by a phase detector with a cycle length of  $1/f_{ref}$ , which is called the reference tones. To reduce these tones, the bandwidth of the loop filter must be much smaller than fref. Therefore, first, the temporal response of the loop is relatively low. Second, the energy-saving elements in the loop filter are physically large.

 These integer synthesizers are widely used in telecommunication systems. But these structures have disadvantages. Among the frequency accuracy of these synthesizers is very limited. That is, only integers multiplied by the reference frequency can be synthesized. Stability requirements limit the bandwidth of the loop. As the reference frequency decreases, the

sitting time increases and the loop bandwidth lessens. Also, reducing the bandwidth increases the noise of the oscillating phase. In addition, in these integer synthesizers, whenever the division ratio increases, there is a trade-off between phase noise and settling time. In these phase lock loop circuits, the phase noise of all parts of the circuit is multiplied by the division ratio. In order to increase the output frequency accuracy, the input frequency must be low and the division ratio high. This large division ratio increases the bandwidth noise.



**Fig. 1**. Integrated phase lock loop (PLL) structure.

 In integer frequency synthesizers, integer multiples of the reference frequency can be synthesized, so the reference frequency and the bandwidth of the loop can be increased. This frequency synthesizer is commonly used due to its flexibility and convenient frequency adjustment. The output frequency is divided by an

DOI: https://doi.org/10.52547/mjtd.10.4.159 How to cite this paper: L. Jahan Panah, S. A. Sadatnoori and I. Chaharmahali, "**Design of a Digital Sigma Delta Modulator with Separate Pipeline Lines for Fractional Frequency Synthesizers**", Majlesi Journal of Telecommunication Devices, Vol. 10, No. 4, pp. 159-163, 2021.

integer number and locked with the reference frequency and a fractional frequency multiplier is obtained. This will be done by dividing the frequency by different integers in each cycle length. The output frequency is equal to the product of the average value of the division ratio at the input reference frequency. This type of synthesizer has many benefits. Including: Larger reference frequency reduces lock time. The wider the bandwidth of the loop, the less bandwidth noise will be reduced, and the reference tones are far away and are eliminated by the low-pass filter. [1]- [4] However, the divider cannot be synchronized with the reference frequency in each cycle length, so this additional division ratio at each cycle length will cause quantized noise and spurious tones around the carrier frequency. These only appear at the output. At low fractional frequencies, these spurious tones are in the base band and will increase the phase noise.

 In Fig.2, the feedback path divider number with frequency  $f_s$  is represented. The implementation of this multiple divider is shown in Fig.3. This circuit includes the Sigma Delta modulator with input  $N_1$ , module  $M_1$ , and output Y<sub>1</sub>. The average output value is  $\frac{N_1}{M_1}$ . The relationship between the output frequency and the reference in the fractional frequency synthesizer is (2).

$$
f_{VCO} = \left(N_0 + \frac{N_1}{M_1}\right) \cdot f_{PD} \tag{2}
$$



**Fig. 2**. Fractional frequency synthesizer structure with division ratio controller.

 In the fractional frequency synthesizer, the division ratio is controlled by the Sigma Delta modulator. Usually  $M_1$  is a large multiple of 2 and  $N_1$  and  $N_0$  are positive integers. The frequency accuracy is equal to the following equation.

$$
f_{res} = \frac{f_{PD}}{M_1} \tag{3}
$$

 Therefore, frequency accuracy in fractional frequency synthesizers with  $M_1$  factor has decreased. Advanced frequency synthesizers require a high  $f_{\text{PD}}$  to switch quickly and reduce phase noise. The M<sup>1</sup> synthesizer module needs to be increased to improve system performance.

Each fractional frequency synthesizer uses a digital sigma delta modulator. The first sigma delta pipeline

modulator will be used to receive the digital signal. The second sigma delta modulator is used to receive part of the digital signal. Therefore, we will use the structure of separate lines in which low-value bits of the signal are inserted into the first modulator and the result is combined with the valuable bits of the signal and entered into the second-order modulator. In some cases, the nested pipeline structure will use separate lines in which the signal bus is divided into more than two parts. Therefore, with increasing f<sub>PD</sub>, the speed will increase and the update rate of the fractional synthesizer will increase. By combining the properties of line splits and pipelining in fractional synthesizers, a division with a higher update rate and longer word length will be possible. As the update rate increases, the reference frequency increases, the loop filter and split ratio become smaller, and the phase noise decreases. As the word length increases, the module becomes larger and the reference frequency accuracy increases. The speed of each sigma delta digital modulator is based on when the slowest calculations are used to add two binary numbers. The modulus of the modulator is  $M_1 = 2^N$ , where N is the number of bits. The speed of each modulator is determined by the intrinsic speed of the  $f_{\text{max}}$  technology and the bit width N.



**Fig. 3**. Division ratio control method with digital sigma delta modulator/

# **2. LITERATURE REVIEW**

 MASH modulators are the simplest to configure, as they can only be implemented using adders and registers. In these structures, the accumulator units are cascaded together and the output of each stage will be fed into the noise cancellation network. Therefore, the quantized noise of the last stage accumulator will remain, which is formed according to the order of the modulator. Also, the signal transform function does not depend on the input. This structure is inherently stable and includes the dynamic range of all input quantization surfaces. The only drawback of this architecture is the possibility of creating spurious tones due to the intermittent output behavior. This feature will be further reviewed and eliminated.

These modulators use multi-stage noise shaping. Therefore, the order of modulators can be less. One method is to cascade lower-order modulators, such as first-order ones. For example, a multi-level modulator of order *l* arises from *l* of the first-order modulator

stage. A third-order modulator, for example, is a cascade of three first-order modulators called a 1-1-1 MASH structure. The main advantage of MASH modulators over single stage modulators is that they are progressive and stable. In addition, in a MASH sigma delta modulator, the input stability range is equal to the full-scale state, but in a single-stage structure, it is equal to a fraction of it. These modulators are widely used in N-bit fractional frequency synthesizers.

Fig.4 shows a block diagram of a conventional MASH 1-1-1 sigma delta modulator. Its output relationship is as follows:

$$
Y(z) = STF(z).X(z) + NTF(z).E_{q3}(z)
$$
 (5)

The output of this MASH 1-1-1 modulator is as follows.

$$
Y(z) = \frac{1}{M} \cdot X(z) + (1 - z^{-1})^3 E_{q3}(z) \tag{6}
$$

Therefore, the quantization noise components  $E_{q1}$ ,  $E_{q2}$  are removed and the source component  $E_{q3}$  is formed with a third-order  $(1 - z^{-1})^3$  high pass filter. Digital sigma delta modulators are used in digital to analog convertors and synthesizers.



**Fig. 4**. Block diagram of the conventional MASH 111 DDSM [5].

## **3. PIPELINE NESTED SEPARATE LINE METHOD**

 References [5]-[7] provide a design method for digital sigma delta modulators. This method is based on separate lines and is applied to digital sigma delta modulators with dither signal, without it and fixed inputs. The rules for selecting the appropriate word length for modulators are stated to compare the efficiency of the power spectral density modulator of individual lines with conventional modulators and to reduce its hardware. In them, the digital input is divided into several sections; low-value bits will be applied to lower-order modulators, and then recombined with valuable bits. [8]- [11]

Fig.5 shows the structure of a third-order digital sigma delta modulator with separate nested lines as MASH 1- 2-3. In this form, the digital input word is first divided into two parts, the  $N<sub>MSB</sub>$  number of valuable bits and the rest of the bits. Then again the rest of the bits are divided into two parts, N<sub>ISB</sub> number of middle bits and NLSB number of low value bits. N-bit input can be expressed as (7).

$$
X = X_{MSB} \cdot 2^{N_{LSB} + N_{ISB}} + X_{ISB} \cdot 2^{N_{LSB}} + X_{LSB} \tag{7}
$$

Where

$$
N = N_{LSB} + N_{ISB} + N_{MSB} \tag{8}
$$





The output of the third-order nested separate line modulator 1-2-3 in the z-domain is expressed as (9).

$$
Y_{123}(z) = \frac{X(z)}{2^N} + \frac{1}{2^{N_{ISB} + N_{MSB}} 2^{N_{LSB}}} (1 - z^{-1}). E_1(z) + \frac{1}{2^{N_{MSB}} 2^{N_{ISB}}} (1 - z^{-1})^2. E_2(z) + \frac{1}{2^{N_{MSB}}} (1 - z^{-1})^3. E_{123}(z)
$$
(9)

Where  $E_1$ ,  $E_2$ ,  $E_{123}$  are the quantization errors of sigma delta modulators of order one to three. In this relation, the quantization errors of the sigma delta modulators of the first and second order are, but the end of the relationship is similar to the conventional relationship with the third-order digital sigma delta modulator.

The output of the digital nested sigma delta modulator includes the  $E_1$  shaped noise, which is scaled by a factor of  $\frac{1}{2^N MSB+2^N ISB}$  and the second-order E<sub>2</sub> noise scale, which is scaled by a factor of  $\frac{1}{2^{N_{\text{MSB}}}}$ .

The next section describes how to select the appropriate N<sub>ISB</sub>, N<sub>LSB</sub>, and N<sub>MSB</sub> values to eliminate the middle-class quantization error by the last section.

The output of the three-order separate line modulator as nested 1-2-3 is expressed as (10).

 $Y_{123}(z) = \frac{X(z)}{2^N} + N_1(z) + N_2(z) + N_3$  $(10)$ Where

$$
N_1(z) = \frac{1}{2^{N_{\text{ISB}} + N_{\text{MSB}} \cdot 2^{N_{\text{LSB}}}}}(1 - z^{-1}). E_1(z)
$$
(11)

$$
N_2(z) = \frac{1}{2^N \text{MSB}_2^N \text{MS}} (1 - z^{-1})^2. E_2(z)
$$
(12)

$$
N_3(z) = \frac{1}{2^{\text{MMS}}} (1 - z^{-1})^3 \cdot E_{123}(z)
$$
(13)

 $N_1$  is quantization noise in the first-order modulator,  $N_2$  is quantization noise in the second-order modulator, and  $N_3$  is quantization noise in the third-order modulator. It is assumed that all quantization noises are modeled with collectible white sources. Therefore, the power spectral density  $N_1$ ,  $N_2$ ,  $N_3$  is (14)-(16).

$$
S_1(f[k]) = \frac{1}{12L_1} \left( \frac{1}{2^{N_{\text{ISB}} + N_{\text{MSB}}}} \right)^2 |1 - z^{-1}|^2_{z = e^{j2\pi k / L_1}}
$$
(14)

$$
S_2(f[k]) = \frac{1}{12L_2} \left(\frac{1}{2^N \text{MSB}}\right)^2 \left| (1 - z^{-1})^2 \right|^2_{z = e^{j2\pi k/L_2}} \tag{15}
$$

$$
S_3(f[k]) = \frac{1}{12L_3} |(1 - z^{-1})^3|^2_{z = e^{j2\pi k/L_3}}
$$
(16)

Where  $L_1$ ,  $L_2$ ,  $L_3$  are the cycle length of quantization noise signals of sigma delta modulators of order one to three, which are  $2^{N_{LSB}}$  and 2<sup>N</sup>LSB<sup>+N</sup>ISB, 2<sup>N</sup>LSB<sup>+N</sup>ISB<sup>+N</sup>MSB, respectively.

In a digital Sigma delta modulator with L<sup>s</sup> cycle length, the lowest frequency tone is at  $\frac{f_s}{L_s}$ . Therefore, since the cycle length of  $N_1$ ,  $N_2$  is equal to  $2^{N_{LSB}}$  and  $2^{N_{LSB}+N_{ISB}}$ , respectively, so the lowest frequency tone in the spectrum  $N_1$ ,  $N_2$  is equal to  $\frac{f_s}{2^{N_{LSB}}}$ ,  $\frac{f_s}{2^{N_{LSB}+N}}$  $\frac{1_S}{2^N LSB + NISB}$ . In addition, at the output of the three-stage nested  $1-2-3$ modulator, since  $S_1$ ,  $S_2$  are formed first and second order, and  $S_3$  is formed third order, if the lowest frequency tones  $S_1$ ,  $S_2$  are below  $S_3$ , then all tones  $S_1$ ,  $S_2$  will be below  $S_3$ . Therefore, it can be expressed  $(17)-(18)$ .

$$
s_1 < s_3, f = \frac{f_s}{2^N L S B} \tag{17}
$$

$$
s_2 < s_3, f = \frac{f_s}{2^{N_{LSB} + N_{ISB}}} \tag{18}
$$
\n
$$
\text{Since}
$$

$$
|1 - z^{-1}|^2 = \left| 1 - e^{\frac{-j2\pi f}{f_s}} \right|^2 = |2 \sin\left(\frac{\pi f}{f_s}\right)|^2, \sin\left(\frac{\pi f}{f_s}\right)
$$

$$
\approx \frac{\pi f}{f_s} \quad \text{for } f \ll f_s \tag{19}
$$

Therefore, at low frequencies,  $S_1$ ,  $S_2$ ,  $S_3$  can be approximated as follows.

$$
S_1 = \frac{1}{12L_1} \left( \frac{1}{2^N 15B + N_{MSB}} \right)^2 2^2 \cdot \left( \frac{\pi f}{f_s} \right)^2 \tag{20}
$$

$$
S_2 = \frac{1}{12L_2} \left(\frac{1}{2^N MSB}\right)^2 2^4 \cdot \left(\frac{\pi f}{f_s}\right)^4
$$
\n
$$
S_3 = \frac{1}{12L_3} 2^6 \cdot \left(\frac{\pi f}{f_s}\right)^6
$$
\n(21)

By replacing 
$$
(20)-(22)
$$
 in  $(17)-(18)$ :

 $4N_{LSB} - N_{ISB} - N_{MSB} - 4 < 6.6$ ,  $2N_{LSB} + 2N_{ISB} - 4$  $N_{MSB} - 2 < 3.3$  (23)

Assume that relation (24) is established.

 $L=N<sub>MSB</sub>,M=N<sub>ISB</sub>+N<sub>MSB</sub>, N=N<sub>ISB</sub>+N<sub>MSB</sub>+N<sub>LSB</sub> (24)$ Therefore

$$
4N - 5M - 4 < 6.6, 2N - 3L - 2 < 3.3\tag{25}
$$

If the input word length is given, M, L can be calculated with (26).

$$
M = \left\lfloor \frac{4N - 10.6}{5} \right\rfloor, L = \left\lfloor \frac{2N - 5.3}{3} \right\rfloor \tag{26}
$$

Therefore, the optimal values for  $N_{LSB}$  and  $N_{ISB}$ ,  $N<sub>MSB</sub>$  will be calculated with (27).

 $N_{MSB} = L$ ,  $N_{ISR} = M - L$ ,  $N_{LSB} = N - M$  (27)

### **4. RESULTS AND DISCUSSION**

 Fig. 6 shows the output power spectral density of this modulator as separate lines. In this figure, the terms  $S_1$ and S<sub>2</sub> correspond to the first and second modulators. By selecting the appropriate N<sub>MSB</sub>, N<sub>ISB</sub> and N<sub>LSB</sub>, these additional quantization noise components are covered by S3. In this case, the performance of the spectrum

remains unchanged. But the maximum  $N<sub>MSB</sub>$ ,  $N<sub>ISB</sub>$  and  $N_{LSB}$  are less than N. Although using a separate line structure reduces the bit width and increases the modulator update rate, using a pipeline structure will also speed up performance. The output of the thirdorder sigma delta pipeline modulator is as follows:

$$
Y(z) = z^{-1} \frac{x(z)}{M} + (1 - z^{-1})^3 E_{q3}(z)
$$
 (28)

Fig.7 shows a diagram of the MASH2, MASH3 modulator pipeline. Fig.8 shows the modulator block diagram of separate nested pipeline lines to maximize the output performance of the sigma delta modulator.



**Fig. 6**. Output power spectral density of 1-2-3 DDSM3 modulator with nested separate lines.

Fig.9 illustrates the power spectrum of the separate and nested 20-bit MASH modulator, with zero-order dither signal as 7-7-6 bits and pipeline. This range is similar to the conventional MASH modulator, but has only 7 bits.









**Fig. 7**. (a) first order sigma delta modulator, (b) pipeline second order sigma delta modulator, (c) pipeline third order sigma delta modulator.



**Fig. 8**. Block diagram modulator of separate lines nested pipeline.



**Fig. 9**. Output power spectral density of separate line and nested pipeline modulator.

# **5. CONCLUSION**

 In this paper, a digital sigma delta modulator with separate nested lines is designed as a pipeline with less hardware and higher speeds. This modulator can be used in fractional frequency synthesizers. The power spectral density of this modulator was simulated with MATLAB, which shows that it has a slight spurious tone.

#### **REFERENCES**

- [1] S. A. Sadatnoori, E. Farshidi and S. Sadughi, **"A novel structure of dithered nested digital delta sigma modulator with low-complexity low-spur for fractional frequency synthesizers, "** *COMPEL - The international journal for computation and mathematics in electrical and electronic,,* vol. 35, No. 1, pp. 157-171, 2016.
- [2] S. A. Sadatnoori, E. Farshidi and S. Sadughi, **"A Novel Architecture of Pseudorandom Dithered MASH Digital Delta-Sigma Modulator with Lower Spur, "** *Journal of Circuits, Systems and [Computers](https://www.researchgate.net/journal/0218-1266_Journal_of_Circuits_Systems_and_Computers)*, Vol: 25, No: 7, pp.1650072-1-18, 2016.
- [3] M. P. Kennedy, H. Mo and B. Fitzgibbon, "**Spurious tones in digital delta-sigma modulators resulting from pseudorandom dither**", journal of the Franklin Institute, pp. 1-20 , 2015.
- [4] M. P. Kennedy, B. Fitzgibbon and K. Dobmeier, "**Spurious Tones in Digital Delta Sigma Modulators with Pseudorandom Dither**", 978-1-4673-5762- IEEE, pp. 2747-2750, 2013.
- [5] Z. Ye and M. P. Kennedy, "**Hardware reduction in digital delta-sigma modulators via error masking— Part I: MASH DDSM**", *IEEE Trans. Circuits Syst. I, Reg. Papers*,Vol:56, No.4 ,pp. 714–726, 2009.
- [6] Z. Ye and M. P. Kennedy, ""**Hardware reduction in digital delta-sigma modulators via error masking— Part II: SQ-DDSM**",*IEEE Trans. CircuitsSyst. II, Exp. Briefs*, Vol: 56, No. 2, pp. 112–116, 2009.
- [7] Y. [Liao,](https://ieeexplore.ieee.org/author/37086562325) X. [Fan and](https://ieeexplore.ieee.org/author/37086561432) Z. [Hua.](https://ieeexplore.ieee.org/author/37086554925) "**[Influence of](https://ieeexplore.ieee.org/document/8341738/)  [LFSR Dither on the Periods of a](https://ieeexplore.ieee.org/document/8341738/) MASH Digital Delta – [Sigma Modulator](https://ieeexplore.ieee.org/document/8341738/)**", *[IEEE](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8920)  [Transactions on Circuits and Systems II: Express](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8920)  [Briefs](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8920)*, Vol: 66, No.1, pp. 66-70, 2019.
- [8] L, Le, and G. Chen, "**Designing and Optimizing of Sigma-Delta Modulator Using PSO Algorithm**"[, IEEE International Conference of Safety](https://ieeexplore.ieee.org/xpl/conhome/8681525/proceeding)  [Produce Informatization \(IICSPI\),](https://ieeexplore.ieee.org/xpl/conhome/8681525/proceeding) China, 2019.
- [9] L. [Toledo](https://ieeexplore.ieee.org/author/37699366200) and L. [Vazquez,](https://ieeexplore.ieee.org/author/37528563200) **["Continuous time full](https://ieeexplore.ieee.org/document/8399911/)feedforward MASH [2-2 architecture for](https://ieeexplore.ieee.org/document/8399911/) Sigma-[Delta Modulator](https://ieeexplore.ieee.org/document/8399911/)**", *[2018 IEEE 9th Latin American](https://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=8392643)  [Symposium on Circuits & Systems \(LASCAS\)](https://ieeexplore.ieee.org/xpl/mostRecentIssue.jsp?punumber=8392643)*, 1-4, 2018.
- [10] V. Mazzaro and M.P, Kennedy, "**Mitigation of "Horn Spurs" in a MASH-Based Fractional-N CP-PLL**"; [IEEE Transactions on Circuits and Systems II:](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8920)  [Express Briefs,](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8920) Vol:67, No. 5,pp. 821-825, 2020.
- [11] D. Mai and M.P, Kennedy, "**Analysis of Wandering Spur Patterns in a Fractional-** *N* **Frequency Synthesizer With a MASH-Based Divider Controller**"; [IEEE Transactions on Circuits and](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8919)  [Systems I: Regular Papers,](https://ieeexplore.ieee.org/xpl/RecentIssue.jsp?punumber=8919)Vol: 67, No. 3,pp. 729-742, 2020.