https://doi.org/10.30495/jce.2023.1996352.1223

## Vol. 14/ No. 54/Winter 2025

**Research Article** 

# Low-Power Differential Voltage-Controlled Ring Oscillator Based on Carbon Nanotube Field-Effect Transistor (CNTFET)

Saba Naseri Akbar, MsC 1 🕩

<sup>1</sup>Department of Electrical Engineering, Islamshahr Branch, Islamic Azad University, Tehran, Iran, sabsen1394@gmail.com

#### Correspondence

Saba Naseri Akbar, MsC of Electrical Engineering, Department of Electrical Engineering, Islamshahr Branch, Islamic Azad University, Tehran, Iran Email: sabsen1394@gmail.com

Received: 13 September 2023 Revised: 2 December 2023 Accepted: 20 December 2023

## Abstract

Due to the better common-mode elimination of power supply voltage and sub-substrate noise, the differential ring oscillator (DRO) performs better than the single-ended ring oscillator (SERO) in both analog and digital integrated circuits. Also, it is easy to achieve high frequency performance with in-phase and quadrature outputs in a differential ring oscillator. For this purpose, in this research, the design and simulation of a three-stage differential voltage controlled circular oscillator (DVCRO) based on carbon nanotube field effect transistor (CNTFET) is presented, whose oscillation frequency can be changed by changing the control voltage of the proposed delay cell structure. A very wide range changed from 45.7 GHz to 110.18 GHz, and at the same time, its power consumption is in the range of 5.17  $\mu$ W to 32.68  $\mu$ W. Based on the results obtained at the supply voltage of 0.9 V, the proposed voltage controlled ring oscillator (VCRO) based on carbon nanotube field effect transistor shows promising characteristics compared to its counterpart based on metal-oxide-semiconductor field effect transistor (MOSFET). Also, it performs exceptionally well compared to other existing oscillators.

**Keywords**: Carbon Nanotube Field Effect Transistor (CNTFET), Power Delay Product (PDP), delay cell, Differential Voltage Controlled Ring Oscillator (DVCRO), Single Ended Ring Oscillator (SERO).

## Highlights

- Presentation of a new 9-transistor delay cell based on carbon nanotube field effect transistor (CNTFET).
- The changeability of the delay characteristic in the proposed delay cell by changing the control voltage.
- Providing a three-stage differential Voltage Controlled Oscillator (VCO) based on carbon nanotube field effect transistor in the high frequency range and beyond.
- Achieving a wide adjustment range with low power consumption in the proposed voltage-controlled oscillator.

**Citation:** S. Naseri Akbar, "Low-Power Differential Voltage-Controlled Ring Oscillator Based on Carbon Nanotube Field-Effect Transistor (CNTFET)," *Journal of Southern Communication Engineering*, vol. 14, no. 54, pp. 47–68, 2025, doi: 10.30495/jce.2023.1996352.1223, [in Persian].

## Journal of Southern Communication Engineering, Vol. 14/ No.54/Winter 2025

## 1. Introduction

The integrated circuit market is growing rapidly with advancements in semiconductor modeling, transistor miniaturization, progress in manufacturing processes, and the rapid development of computer-aided design (CAD) tools. The scaling down of metal-oxide-semiconductor field-effect transistors (MOSFETs) to the nanoscale reveals numerous challenges [1]. One of the ideas for utilizing the electronic properties of nanotubes is to use them as a replacement for silicon in electronic circuits [3]. The nanometric dimensions of these materials and the quantum theories governing this type of material have made carbon nanotubes (CNTs) a suitable candidate for semiconductor technology [3].

Differential ring oscillators (DROs) integrated into CMOS technology have been used in numerous products over the years. The differential ring oscillator is a good design choice for integrated circuit designers due to its consistent use in various CMOS technologies. In [4], a millimeter-wave ring oscillator based on carbon nanotube field-effect transistors (CNTFETs) in 32 nm technology is presented, operating in the frequency range of 150 GHz and beyond. With the expansion of portable electronic devices, along with technology scaling and the limitations of reducing the MOSFET channel length, the design of low-power ring oscillators with a wide frequency range and tunability is essential for many applications. Significant efforts have been made by designers in this area [5-12].

The trend towards low-power applications and increased integration requires new structures for circuits. In this study, we aim to introduce a novel DRO using CNTFETs and demonstrate the advantages of the proposed design in enhancing the key parameters of an oscillator.

## 2. Innovation and contributions

Due to the elimination of common-mode noise and improved substrate noise suppression, the differential ring oscillator (DRO) demonstrates better performance compared to the single-ended ring oscillator (SERO) in analog and digital integrated circuits. Additionally, achieving high-frequency performance with in-phase and quadrature outputs is easier in the differential ring oscillator. In this study, the design and simulation of a three-stage voltage-controlled differential ring oscillator (DVCRO) based on CNTFET are presented. The oscillator frequency can be varied over a very wide range by adjusting the control voltage. The proposed voltage-controlled ring oscillator (VCRO) based on CNTFET exhibits promising features compared to its MOSFET-based counterpart. Among the many features of the proposed design, the following key contributions can be highlighted:

- Introduction of a novel 9-transistor delay cell based on CNTFETs.
- The ability to vary the delay characteristics of the proposed delay cell by adjusting the control voltage.
- Develop a three-stage VCDRO based on CNTFETs that is capable of operating in the high-frequency range and beyond.
- Achieving a wide tuning range with low power consumption in the proposed voltage-controlled oscillator (VCO).

#### 3. Materials and Methods

A ring oscillator (RO) is constructed using an even or odd number of open-loop inverting amplifiers or delay cells (delay stages) connected in a positive feedback loop. During operation, if one of the nodes in the ring oscillator is triggered, the pulse propagates through all the cells and eventually inverts the polarity of the originally triggered node. The delay cells in a ring oscillator can be either single-ended or differential. A single-ended ring oscillator (SERO) consists of a chain of inverters formed by an NMOS and PMOS transistor, where the number of delay cells must be odd. The differential delay cells of a differential ring oscillator (DRO) can have either an odd or even number of stages and are constructed by using a load (active and passive elements) with a pair of differential inputs formed by NMOS differential pairs or push-pull inverters. Both single-ended and differential topologies can be utilized in the design of fully integrated CMOS voltage-controlled oscillators (VCOs).

The proposed delay cell, based on CNTFETs, is designed for use in the structure of the proposed oscillator and allows delay adjustment through the control voltage ( $V_{CTRL}$ ). The CNTFET used here is a MOSFET-like CNTFET. This choice is due to the superior device parameters and the ease of fabrication of MOSFET-like CNTFETs compared to Schottky-barrier CNTFETs, making MOSFET-like CNTFETs more suitable for high-frequency performance applications.

#### 4. Results and Discussion

The proposed design was simulated using 32 nm CNTFET technology with a supply voltage of 0.9 V. The performance of the proposed DRO based on CNTFETs is compared with other low-power designs from recent studies in Table 1. As observed, the current research demonstrates improved performance compared to the latest studies, resulting in the lowest power-delay product (PDP) with a supply voltage of 0.9 V. At the same time, it offers a high oscillation frequency and a wide tuning range. It is noteworthy that the proposed design is the only one with differential outputs, while all the other compared designs are single-ended. In terms of the phase noise figure of merit (FoM), only the design presented in [13] shows a slight advantage over the proposed design. However, when evaluating the PDP figure of merit for the design in [13], it becomes clear that, despite being a three-stage structure, its PDP value is significantly high, and it exhibits high power consumption. Therefore, the proposed design in this study offers significantly better capabilities compared to the design in [13].

#### 5. Conclusion

In this study, the design and simulation of a high-performance three-stage DRO based on CNTFETs is presented. The oscillation frequency of the proposed DRO, with a supply voltage of 0.9 V, can be adjusted from 110 GHz to 120 GHz by varying the number of nanotubes, while its power consumption ranges from 33.3  $\mu$ W to 162  $\mu$ W. Additionally, by adjusting the control voltage in the proposed delay cell structure, the oscillation frequency can be tuned over a wide range from 45.7 GHz to 110.18 GHz, with power consumption varying from 5.17  $\mu$ W to 32.68  $\mu$ W. The designed DRO based on CNTFETs exhibits promising characteristics compared to its MOSFET-based counterpart and demonstrates superior performance compared to other existing oscillators.

S. Naseri Akbar: Low-Power Differential Voltage-Controlled Ring Oscillator Based on ...

#### 6. Acknowledgement

I am grateful to the esteemed Professor Mr. Amir Baghi Rahin, whose dedicated guidance made this research possible.

#### 7. References

- [1] A. Baghi Rahin and V. Baghi Rahin, "A new 2-input CNTFET-based XOR cell with ultra-low leakage power for low-voltage and low-power full adders," *Journal of Intelligent Procedures in Electrical Technology (JIPET)*, vol. 10, no. 37, pp. 2322-3871, 2019 [in persian].
- [2] A. Baghi Rahin, A. Kadivarian and V. Baghi Rahin, "Design of a Full Swing 20-Transistors Full Adder Cell based on CNTFET with High Speed and Low PDP," *30th International Conference on Electrical Engineering (ICEE)*, 2022, pp.546-550, doi: 10.1109/ICEE55646.2022.9827050.
- [3] B.Q. Wei, R. Vajtai and P.M. Ajayan, "Reliability and Current Carrying Capability of Carbon Nanotubes," *Appl. Phys. Lett.*, vol. 79, 2001, pp. 1172-1174, doi: 10.1063/1.1396632.
- [4] D. Fathi and B. Mohammadi, "Millimeter Wave Ring Oscillator Using Carbon Nano-Tube Field Effect Transistor in 150 GHz and Beyond," *Circuits and Systems*, vol. 4, no. 2, 2013, pp. 157-164, doi: 10.4236/cs.2013.42021.
- [5] A. Baghi Rahin, A. Kadivarian, S. Naseri Akber and V. Baghi Rahin, "Tunable Ring Oscillators Based on Hybrid FGMOS/CNTFET Inverters with High Frequency and Low Power," *International Conference on New Researches and Technologies in Electrical Engineering (ICNRTEE)*, University of Science and Culture (USC), 2023.
- [6] A. Baghi Rahin, A. Kadivarian and V. Baghi Rahin, "Investigation of Different Combinations of CNTFET and MOSFET in the Structure of a Hybrid Ring Oscillator," *IEEE 6th Conference on Technology in Electrical and Computer Engineering (ETECH 2021)*, 2021.
- [7] A. Baghi Rahin, A. Kadivarian and V. Baghi Rahin, "Extremely High Frequency and Low Power Ring Oscillators Using DG-CNTFET Transistors," *IEEE 6th Conference on Technology in Electrical and Computer Engineering (ETECH 2021)*, 2021.
- [8] A. Baghi Rahin, A. Kadivarian, S. Naseri Akbar and V. Baghi Rahin, "Tunable Millimeter Wave Ring Oscillator Using GNRFET," *The 7th National Conference of Applied Researches in Electrical, Mechanical and Mechatronics Engineering*, 2023.
- [9] A. Baghi Rahin, A. Kadivarian, S. Naseri Akbar and V. Baghi Rahin, "Extremely High Frequency Voltage Controlled Ring-Oscillator Based-on NAND Gate Using CNTFET," *The 7th National Conference of Applied Researches in Electrical, Mechanical and Mechatronics Engineering*, 2023.
- [10] A. Baghi Rahin, A. Kadivarian and M. Dadgar, "Ring Oscillator with Frequency Adjustment and Reconfiguration Capability Using Switched NAND-NOR," *12<sup>th</sup> Majlesi Conference on Electrical Engineering*, 2023.
- [11] A. Baghi Rahin, A. Kadivarian and M. Dadgar, "GNRFET-based Voltage Controlled Ring Oscillator Using GDI NAND Gate," *12<sup>th</sup> Majlesi Conference on Electrical Engineering*, 2023.
- [12] A. Baghi Rahin, M.H. Akhtarzadeh, A.S. Alijanpour and V. Baghi Rahin, "Tunable Ring Oscillator Based on DTMOS and FGMOS Inverters with High Frequency and Low Power in 180 nm CMOS Technology," 8th National Conference on Modern Studies and Resech in Computer, Electrical, and Mechanical Sciences of Iran, 2022.
- [13] A. Taghavi, C. Carta, T. Meister, F. Ellinger, M. Claus and M. Schroter, "A CNTFET Oscillator at 461 MHz," *IEEE Microwave and Wireless Components Let-ters*, vol. 27, no. 6, 2017, doi:10.1109/LMWC.2017.2701312.
- [14] Y. Sun and M. Jiang, "A low power, and wide tuning range ring voltage controlled oscillator," *IEEE International Conference on Consumer Electronics-Asia (ICCE-Asia), Seoul, Korea (South),* 2016, pp. 1-4. doi: 10.1109/ICCE-Asia.2016.7804742.
- [15] S. Kamran and N. Ghaderi, "A novel high speed CMOS pseudo-differential ring VCO with wide tuning control voltage range," 2017 *Iranian Conference on Electrical Engineering (ICEE)*, Tehran, Iran, 2017, pp. 201-204. doi: 10.1109/IranianCEE.2017.7985438.
- [16] S. Askari and M. Saneei, "Design and analysis of differential ring voltage controlled oscillator for wide tuning range and low power applications," *Int. J. Circuit Theory Appl.*, vol. 47, no. 2, pp. 204-216, Feb. 2019.

Journal of Southern Communication Engineering, Vol. 14/ No.54/Winter 2025

- [17] A. Safari and M. Dousti, "Ring oscillators based on monolayer Graphene FET," *Analog Integrated Circuits and Signal Processing*, vol. 102, pp. 637–644, 2020. doi: 10.1007/s10470-020-01624-x .
- [18] S. Rahane and A. Kureshi, "A low power and linear voltage controlled oscillator using hybrid CMOS-CNFET technology," *International Journal of Applied Engineering Research*, vol. 12, no. 9, pp. 1969–1973, 2017.
- [19] H. Sarbazi, R. Sabbaghi-Nadooshan and A. Hassanzadeh, "A CNT based VCO with extremely low phase noise and wide frequency range for PLL application," *International Journal of Numerical Modelling: Electronic Networks, Devices and Fields*, vol. 34, no. 5, 2021, doi:10.1002/jnm.2891.

| Ref.                                 | Technology                                                         | Supply Voltage<br>(V)         | f the proposed desi<br>F <sub>osc.</sub> (GHz)           | Power (µW)                         | Phase Noise<br>@ 1MHZ<br>(dBc/Hz) | PDP (fJ)                         | FoM<br>(dBc/Hz)                          |
|--------------------------------------|--------------------------------------------------------------------|-------------------------------|----------------------------------------------------------|------------------------------------|-----------------------------------|----------------------------------|------------------------------------------|
| [6]                                  | 32nm DG-CNTFET                                                     | 0.7                           | 110.91                                                   | 25.502                             | -                                 | 0.0162                           | -                                        |
|                                      |                                                                    |                               | 77.61                                                    | 24.888                             | -                                 | 0.0222                           | -                                        |
|                                      |                                                                    |                               | 107.6-110.9                                              | 25.51-24.89                        | -                                 | 0.0189-0.0164                    | -                                        |
| [5]                                  | 32nm CMOS-CNTFET                                                   | 0.8                           | 6.39                                                     | 2.872                              | -                                 | 0.0748                           | -                                        |
|                                      |                                                                    |                               | 20.093                                                   | 4.973                              | -                                 | 0.0412                           | -                                        |
|                                      |                                                                    |                               | 22.33                                                    | 3.917                              | -                                 | 0.0292                           | -                                        |
|                                      |                                                                    |                               | 5.85                                                     | 2.859                              | -                                 | 0.0813                           | -                                        |
| [4]                                  | 32nm CMOS-CNTFET                                                   | 0.8                           | 0.62-1.85                                                | 5.31-20.18                         | -                                 | 1.425-1.816                      | _                                        |
|                                      |                                                                    |                               | 0.42-1.26                                                | 3.22-13.65                         | -                                 | 1.26-1.799                       | -                                        |
| [11]                                 | 180nm CMOS                                                         | 0.8                           | 0.41-0.66                                                | 22.30-32.22                        | -                                 | 8.03-8.94                        | _                                        |
| [8]                                  |                                                                    | 0.8                           | 274.56-348-29                                            | 92.49-120.96                       | -                                 | 0.0558-0.0578                    | _                                        |
|                                      | 32nm CNTFET                                                        |                               | 96.18-196.87                                             | 86.83-199.17                       | -                                 | 0.0877-0.125                     | _                                        |
|                                      |                                                                    |                               | 55.04-140.86                                             | 139.99-294.58                      | -                                 | 0.128-0.181                      | _                                        |
| [7]                                  |                                                                    | 0.8                           | 192.07-264-38                                            | 3.11-3.46                          | -                                 | 0.00207-0.0027                   | _                                        |
|                                      | 16nm GNRFET                                                        |                               | 126.21-180.83                                            | 3.75-4.55                          | -                                 | 0.0021-0.0036                    | _                                        |
|                                      |                                                                    |                               | 94.70-129.61                                             | 4.23-5.86                          | -                                 | 0.0023-0.0044                    | _                                        |
| [9]                                  |                                                                    |                               | 33.64-43.74                                              | 14.02-18.78                        | -                                 | 0.053-0.093                      | -                                        |
|                                      |                                                                    |                               | 16.69-40.86                                              | 15.44-18.06                        | -                                 | 0.059-0.180                      | -                                        |
|                                      | 32nm CNTFET                                                        |                               | 20.54-26.11                                              | 15.32-29.13                        | -                                 | 0.058-0.141                      | _                                        |
|                                      |                                                                    |                               | 9.56-25.37                                               | 16.98-29.55                        | -                                 | 0.0645-0.309                     | _                                        |
|                                      |                                                                    |                               | 15.61-19.15                                              | 16.63-43.80                        | -                                 | 0.062-0.20                       | _                                        |
|                                      |                                                                    |                               | 6.98-18.59                                               | 18.48-48.40                        | -                                 | 0.0692-0.495                     | -                                        |
| [10]                                 | 16nm GNRFET                                                        | 0.8                           | 19.75-178.71                                             | 0.18-1.33                          | -                                 | 0.0939-1.098                     | -                                        |
| [14]<br>[15]<br>[16]<br>[17]<br>[18] | 180nm CMOS<br>180nm CMOS<br>65nm CMOS<br>180nm GFET<br>180nm CMOS- | 1.8<br>1.8<br>1.2<br>1<br>1.8 | 0.261-1.32<br>3.1-10<br>0.001-13.8<br>24.12<br>3.12-5.26 | 1600<br>6010<br>785<br>9980<br>625 | -98<br>-113<br>-82<br>-104.1      |                                  | -153.21<br>-181.60<br>-157.30<br>-181.74 |
| [19]<br>[13]<br>Proposed             | CNTFET<br>32nm CNTFET<br>CNTFET<br>32nm CNTFET                     | 1<br>1.5<br>0.9               | 6-20<br>0.46<br>45.70-110.18                             | 7500<br>60000<br>5.17-32.68        | -123<br>-116<br>-88               | 62.5-208.33<br>-<br>0.0188-0.049 | -202.13<br>-151.46<br>-200.68            |

## Appendix

S. Naseri Akbar: Low-Power Differential Voltage-Controlled Ring Oscillator Based on ...

Declaration of Competing Interest: Authors do not have conflict of interest. The content of the paper is approved by the authors.

**Publisher's Note:** All content expressed in this article is solely that of the authors, and does not necessarily reflect the views of their affiliated organizations or the publisher, editors, and reviewers. Any content or product that may be reviewed and evaluated in this article is not guaranteed or endorsed by the publisher.

Author Contributions: All authors reviewed the manuscript.

**Open Access:** Journal of Southern Communication Engineering is an open access journal. All papers are immediately available to read and reuse upon publication.

## COPYRIGHTS

©2025 by the authors. Published by the Islamic Azad University Bushehr Branch. This article is an openaccess article distributed under the terms and conditions of the Creative Commons Attribution 4.0 International (CC BY 4.0) <u>https://creativecommons.org/licenses/by/4.0</u>

